IC Phoenix
 
Home ›  TT25 > TDA7442-TDA7442D,TONE CONTROL AND SURROUND DIGITALLY CONTROLLED AUDIO PROCESSOR
TDA7442-TDA7442D Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
TDA7442STN/a240avaiTONE CONTROL AND SURROUND DIGITALLY CONTROLLED AUDIO PROCESSOR
TDA7442DSTMN/a1949avaiTONE CONTROL AND SURROUND DIGITALLY CONTROLLED AUDIO PROCESSOR


TDA7442D ,TONE CONTROL AND SURROUND DIGITALLY CONTROLLED AUDIO PROCESSORTDA7442TDA7442D®TONE CONTROL AND SURROUNDDIGITALLY CONTROLLED AUDIO PROCESSOR4 STEREO INPUTS INPUT ..
TDA7448 ,6 CHANNELS VOLUME CONTROLLERTDA74486 CHANNEL VOLUME CONTROLLERPRODUCT PREVIEW■ 6 CHANNEL INPUTS■ 6 CHANNEL OUTPUTS■ VOLUME ATTE ..
TDA7448. ,6 CHANNELS VOLUME CONTROLLERTDA74486 CHANNEL VOLUME CONTROLLERPRODUCT PREVIEW■ 6 CHANNEL INPUTS■ 6 CHANNEL OUTPUTS■ VOLUME ATTE ..
TDA744813TR ,6 CHANNELS VOLUME CONTROLLERapplications in Multi-Channels AudioLow Distortion, Low Noise and DC stepping are ob-Systemstained. ..
TDA744813TR ,6 CHANNELS VOLUME CONTROLLERBlock Diagram72IN1 OUT1VOLUME50K1419IN2 OUT2VOLUME50K63IN3 OUT3VOLUME50K1518IN4 OUT4VOLUME50K54IN5 ..
TDA744813TR ,6 CHANNELS VOLUME CONTROLLERFEATURES■ 6 CHANNEL INPUTS■ 6 CHANNEL OUTPUTS■ VOLUME ATTENUATION RANGE OFSO-200 TO -79dB■ VOLUME C ..
THS1007IDA ,10-Bit, 6 MSPS Simultaneous Sampling Quad Ch. ADC; Includes Parallel DSP/uP I/F & Ch. Auto-ScanFEATURESare sampled simultaneously. These inputs can be selected Simultaneous Sampling of 4 Single ..
THS10082IDA ,10 Bit, 8 MSPS ADC W/Dual Channel, Parallel DSP/uP Interface, 16X FIFO, Channel AutoScan, Low PowerFEATURESreference voltages for the ADC (1.5 V and 3.5 V) are Simultaneous Sampling of Two Single-E ..
THS1009IDA ,10-Bit, 8 MSPS ADC Dual Ch., Parallel DSP/uP, Channel Autoscan, Low PowerFEATURESTHS1009 consists of two analog inputs, which are Simultaneous Sampling of Two Single-Ended ..
THS1030CPW ,10-Bit, 30 MSPS ADC Single Ch., Pin Comp. w/TLC876, Out of Range Indicator, PowerDownmaximum ratings over operating free-air temperature (unless otherwise noted)Supply voltage range: A ..
THS1030CPW ,10-Bit, 30 MSPS ADC Single Ch., Pin Comp. w/TLC876, Out of Range Indicator, PowerDownmaximum ratings” may cause permanent damage to the device. These are stress ratings only, andfuncti ..
THS1030CPWRG4 ,10-Bit, 30 MSPS ADC Single Ch., Pin Comp. w/TLC876, Out of Range Indicator, PowerDown 28-TSSOP 0 to 70maximum ratings” may cause permanent damage to the device. These are stress ratings only, andfuncti ..


TDA7442-TDA7442D
TONE CONTROL AND SURROUND DIGITALLY CONTROLLED AUDIO PROCESSOR
TDA7442
TDA7442D

TONE CONTROL AND SURROUND
DIGITALLY CONTROLLED AUDIO PROCESSOR
4 STEREO INPUTS
INPUT ATTENUATION CONTROL IN 0.5dB
STEP
TREBLE AND BASS CONTROL
TWO SURROUND MODE AVAILABLE WITH
4 SELECTABLE RESPONSES:
- MUSIC
- SIMULATED STEREO
TWO SPEAKER ATTENUATORS:
- 2 INDEPENDENT SPEAKER CONTROLS
IN 1dB STEPS FOR BALANCE FACILITY
- INDEPENDENT MUTE FUNCTION
ALL FUNCTIONS PROGRAMMABLE VIA SE-
RIAL BUS
2 MONITOR OUTPUT (ONLY FOR TDA7442)
DESCRIPTION

The TDA7442/42D is volume tone (bass and
treble) balance (Left/Right) processors for quality
audio applications in TV and Hi-Fi systems.
It reproduces surround sound by using a pro-
grammable phase shifter. Control of all the func-
tions is accomplished by serial bus.
The AC signal setting is obtained by resistor net-
works and switches combined with operational
amplifiers.
Thanks to the BIPOLAR/CMOS Technology used,
Low Distortion, Low Noise and DC stepping are
obtained.
PIN CONNECTIONS
BLOCK DIAGRAM (TDA7442D)
BLOCK DIAGRAM (TDA7442)
TDA7442 - TDA7442D

2/16
QUICK REFERENCE DATA
THERMAL DATA
ABSOLUTE MAXIMUM RATINGS
TDA7442 - TDA7442D

3/16
ELECTRICAL CHARACTERISTICS (refer to the test circuit Tamb = 25°C, VS = 9V, RL = 10KΩ,
Vin = 1Vrms; RG = 600Ω, all controls flat (G = 0dB), Effect Ctrl = -6dB, MODE = OFF; f = 1KHz
unless otherwise specified)
SUPPLY
SURROUND SOUND MATRIX
TEST CONDITION (Phase Resistor Selection D0=0, D1=1, D2=0. D3=1, D4=0, D5=1, D6=0, D7=1
TDA7442 - TDA7442D

4/16
ELECTRICAL CHARACTERISTICS (continued)
TDA7442 - TDA7442D

5/16
2 C BUS INTERFACEData transmission from microprocessor to the
TDA7442D and viceversa takes place through the
2 wires I2 C BUS interface, consisting of the two
lines SDA and SCL (pull-up resistors to positive
supply voltage must be connected).
Data Validity
As shown in fig. 3, the data on the SDA line must
be stable during the high period of the clock. The
HIGH and LOW state of the data line can only
change when the clock signal on the SCL line is
LOW.
Start and Stop Conditions
As shown in fig.4 a start condition is a HIGH to
LOW transition of the SDA line while SCL is
HIGH. The stop condition is a LOW to HIGH tran-
sition of the SDA line while SCL is HIGH.
Byte Format
Every byte transferred on the SDA line must con-
tain 8 bits. Each byte must be followed by an ac-
knowledge bit. The MSB is transferred first.
Acknowledge
The master (μP) puts a resistive HIGH level on the
SDA line during the acknowledge clock pulse (see
fig. 5). The peripheral (audioprocessor) that ac-
knowledges has to pull-down (LOW) the SDA line
during this clock pulse.
The audioprocessor which has been addressed
has to generate an acknowledge after the recep-
tion of each byte, otherwise the SDA line remains
at the HIGH level during the ninth clock pulse
time. In this case the master transmitter can gen-
erate the STOP information in order to abort the
transfer.
Transmission without Acknowledge
Avoiding to detect the acknowledge of the audio-
processor, the μP can use a simpler transmission:
simply it waits one clock without checking the
slave acknowledging, and sends the new data.
This approach of course is less protected from
misworking.
Figure 3: Data Validity on the I
2 CBUS
Figure 4: Timing Diagram of I
2 CBUS
Figure 5: Acknowledge on the I2 CBUS
TDA7442 - TDA7442D

6/16
SOFTWARE SPECIFICATION
address
A subaddress bytes
ACK = Achnowledge
S = Start
P = Stop
A = Address
B = Auto Increment
EXAMPLES
No Incremental Bus

The TDA7442D receives a start condition, the
correct chip address, a subaddress with the MSB
= 0 (no incremental bus), N-datas (all these datas
concern the subaddress selected), a stop condi-
tion.
MSB LSB MSB LSB MSB LSB
CHIP ADDRESS
D95AU306
SUBADDRESS DATA
Incremental Bus

The TDA7442D receive s a start condition, the
correct chip address, a subaddress with the MSB
= 1 (incremental bus): now it is in a loop condition
with an autoincrease of the subaddress whereas
SUBADDRESS from "1XXX1010" to "1XXX1111"
of DATA are ignored.
The DATA 1 concern thesubaddress sent, and
the DATA 2 concern the subaddress sent plus
one in the loop etc, and at the end it receivers the
stop condition.
MSB LSB MSB LSB MSB LSB
CHIP ADDRESS
D95AU307
SUBADDRESS DATA 1 to DATA n
TDA7442 - TDA7442D

7/16
INPUT ATTENUATION = 0 ∼ -31.5dB
INPUT ATTENUATION SELECTION

B = 1 incremental bus; active
B = 0 no incremental bus;
X = indifferent 0,1
The first byte (subaddress)
DATA BYTES

Address = 80(HEX)
FUNCTION SELECTION:
TDA7442 - TDA7442D

8/16
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED