IC Phoenix
 
Home ›  SS95 > ST24C08B6TR-ST24W08M6TR,8 Kbit Serial I2C Bus EEPROM with User-Defined Block Write Protection
ST24C08B6TR-ST24W08M6TR Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
ST24C08B6TRSTN/a50avai8 Kbit Serial I2C Bus EEPROM with User-Defined Block Write Protection
ST24W08M6TRSTN/a1538avai8 Kbit Serial I2C Bus EEPROM with User-Defined Block Write Protection


ST24W08M6TR ,8 Kbit Serial I2C Bus EEPROM with User-Defined Block Write ProtectionLogic DiagramSELF TIMED PROGRAMMING CYCLEAUTOMATIC ADDRESS INCREMENTINGENHANCED ESD/LATCH UPPERFORM ..
ST24W16M1TR ,16 Kbit Serial I2C Bus EEPROM with User-Defined Block Write ProtectionLogic DiagramAUTOMATIC ADDRESS INCREMENTINGENHANCED ESD/LATCH UPPERFORMANCESDESCRIPTION2This specif ..
ST24W16M6TR ,16 Kbit Serial I2C Bus EEPROM with User-Defined Block Write ProtectionST24C16, ST25C16 ST24W16, ST25W16216 Kbit Serial I C Bus EEPROMwith User-Defined Block Write Protec ..
ST25E64 , SERIAL EXTENDED ADDRESSING COMPATIBLE WITH I2C BUS 64K (8K x 8) EEPROM
ST25W02M1TR , SERIAL 2K (256 x 8) EEPROM
ST26C31B ,CMOS QUAD TRI-STATE DIFFERENTIAL LINE DRIVERST26C31CMOS QUAD TRI-STATEDIFFERENTIAL LINE DRIVER■ TTL INPUT COMPATIBLE■ TYPICAL PROPAGATION DELAY ..
STLC7550 ,LOW POWER LOW VOLTAGE ANALOG FRONT ENDapplications STLC7550 ispowered nominally at 3V only.1/17November 1998STLC7550PIN CONNECTIONS (TQF ..
STLC7550TQF7 ,LOW POWER LOW VOLTAGE ANALOG FRONT ENDFunctional Description Chapter2.6 - Power Down (PWRDWN)Part 3.The Power-Down input powers down the ..
STLC90114 ,VDSL DMT CHIP SETblock diagram of the DMT modem, framer and controller (STLC90115) showing the receive and transmit ..
STLD20D-C8 ,WHITE LED POWER SUPPLYElectrical Characteristics (for V = 2.8 to 4.2V and Tj = 25°C)INValueSymbol Parameter Test conditio ..
STLED316SMTR ,Serial-interfaced 6-digit LED controller with keyscanelectrical characteristics . . . 115.2 Power consumption estimation . 125.3 Capacitance ..
STLM20DD9F ,Ultra-low current 2.4 V precision analog temperature sensorapplications where maximizing battery life is important. It operates over a –55 °C to 130 °C (grade ..


ST24C08B6TR-ST24W08M6TR
8 Kbit Serial I2C Bus EEPROM with User-Defined Block Write Protection
ST24C08, ST25C08
ST24W08, ST25W08

8 Kbit Serial I2 C Bus EEPROM
with User-Defined Block Write Protection
February 1999 1/16
Figure 1. Logic Diagram

1 MILLION ERASE/WRITE CYCLES with
40 YEARS DATA RETENTION
SINGLE SUPPLY VOLTAGE: 3V to 5.5V for ST24x08 versions 2.5V to 5.5V for ST25x08 versions
HARDWARE WRITE CONTROL VERSIONS:
ST24W08 and ST25W08
PROGRAMMABLE WRITE PROTECTION
TWO WIRE SERIAL INTERFACE, FULLY I2C
BUS COMPATIBLE
BYTE and MULTIBYTE WRITE (up to 8
BYTES)
PAGE WRITE (up to 16 BYTES)
BYTE, RANDOM and SEQUENTIAL READ
MODES
SELF TIMED PROGRAMMING CYCLE
AUTOMATIC ADDRESS INCREMENTING
ENHANCED ESD/LATCH UP
PERFORMANCES
DESCRIPTION

This specification covers a range of 8 Kbits I2 C bus
EEPROM products, the ST24/25C08 and the
ST24/25W08. In the text, products are referred to
as ST24/25x08, where "x" is: "C" for Standard
version and "W" for Hardware Write Control ver-
sion.
Table 1. Signal Names
Note: WC signal is only available for ST24/25W08 products.
The ST24/25x08 are 8 Kbit electrically erasable
programmable memories (EEPROM), organized
as 4 blocks of 256 x8 bits. They are manufactured
in STMicroelectronics’s Hi-Endurance Advanced
CMOS technology which guarantees an endur-
ance of one million erase/write cycles with a data
retention of 40 years.
Both Plastic Dual-in-Line and Plastic Small Outline
packages are available.
The memories are compatible with the I2 C stand-
ard, two wire serial interface which uses a bi-direc-
tional data bus and serial clock. The memories
carry a built-in 4 bit, unique device identification
code (1010) corresponding to the I2 C bus defini-
tion. This is used together with 1 chip enable input
(E) so that up to 2 x 8K devices may be attached
to the I2 C bus and selected individually. The memo-
ries behave as a slave device in the I2 C protocol
with all memory operations synchronized by the
serial clock. Read and write operations are initiated
by a START condition generated by the bus master.
The START condition is followed by a stream of 7
bits (identification code 1010), plus one read/write
bit and terminated by an acknowledge bit.
Figure 2A. DIP Pin Connections
Figure 2B. SO Pin Connections
DESCRIPTION (cont’d)
Notes:1.
Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings"
may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other
conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum
Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other
relevant quality documents. MIL-STD-883C, 3015.7 (100pF, 1500 Ω). EIAJ IC-121 (Condition C) (200pF, 0 Ω).
Table 2. Absolute Maximum Ratings (1)
Warning: NC = Not Connected. Warning: NC = Not Connected.

2/16
ST24/25C08, ST24/25W08
Notes:1. X = VIH or VIL Multibyte Write not available in ST24/25W08 versions.
Table 4. Operating Modes (1)
Note: The MSB b7 is sent first.
Table 3. Device Select Code

When writing data to the memory it responds to the
8 bits received by asserting an acknowledge bit
during the 9th bit time. When data is read by the
bus master, it acknowledges the receipt of the data
bytes in the same way. Data transfers are termi-
nated with a STOP condition.
Power On Reset: VCC lock out write protect. In

order to prevent data corruption and inadvertent
write operations during power up, a Power On
Reset (POR) circuit is implemented. Until the VCC
voltage has reached the POR threshold value, the
internal reset is active, all operations are disabled
and the device will not respond to any command.
In the same way, when VCC drops down from the
operating voltage to below the POR threshold
value, all operations are disabled and the device
will not respond to any command. A stable VCC
must be applied before applying any logic signal.
SIGNAL DESCRIPTIONS
Serial Clock (SCL). The SCL input pin is used to

synchronize all data in and out of the memory. A
resistor can be connected from the SCL line to VCC
to act as a pull up (see Figure 3).
Serial Data (SDA). The SDA pin is bi-directional

and is used to transfer data in or out of the memory.
It is an open drain output that may be wire-OR’ed
with other open drain or open collector signals on
the bus. A resistor must be connected from the SDA
bus line to VCC to act as pull up (see Figure 3).
Chip Enable (E). This chip enable input is used to

set one least significant bit (b3) of the device select
byte code. This input may be driven dynamically or
tied to VCC or VSS to establish the device select
code.
Protect Enable (PRE). The PRE input pin, in ad-

dition to the status of the Block Address Pointer bit
(b2, location 3FFh as in Figure 7), sets the PRE
write protection active.
Mode (MODE). The MODE
input is available on pin
7 (see also WC feature) and may be driven dynami-
cally. It must be at VIL or VIH for the Byte Write
mode, VIH for Multibyte Write mode or VIL for Page
Write mode. When unconnected, the MODE input
is internally read as a VIH (Multibyte Write mode).
Write Control (WC).
An hardware Write Control
(WC) feature is offered only for ST24W08 and
ST25W08 versions on pin 7. This feature is usefull
to protect the contents of the memory from any
erroneous erase/write cycle. The Write Control sig-
nal is used to enable (WC = VIH) or disable (WC =
VIL) the internal write protection. When uncon-
nected, the WC input is internally read as VIL and
the memory area is not write protected.
3/16
ST24/25C08, ST24/25W08
Figure 3. Maximum RL Value versus Bus Capacitance (CBUS) for an I2 C Bus
The devices with this Write Control feature no
longer support the Multibyte Write mode of opera-
tion, however all other write modes are fully sup-
ported.
Refer to the AN404 Application Note for more de-
tailed information about Write Control feature.
DEVICE OPERATION2 C Bus Background

The ST24/25x08 support the I2 C protocol. This
protocol defines any device that sends data onto
the bus as a transmitter and any device that reads
the data as a receiver. The device that controls the
data transfer is known as the master and the other
as the slave. The master will always initiate a data
transfer and will provide the serial clock for syn-
chronisation. The ST24/25x08 are always slave
devices in all communications.
Start Condition. START is identified by a high to

low transition of the SDA line while the clock SCL
is stable in the high state. A START condition must
precede any command for data transfer. Except
during a programming cycle, the ST24/25x08 con-
tinuously monitor the SDA and SCL signals for a
START condition and will not respond unless one
is given.
Stop Condition. STOP is identified by a low to high

transition of the SDA line while the clock SCL is
stable in the high state. A STOP condition termi-
nates communication between the ST24/25x08
and the bus master. A STOP condition at the end
of a Read command, after and only after a No
Acknowledge, forces the standby state. A STOP
condition at the end of a Write command triggers
the internal EEPROM write cycle.
Acknowledge Bit (ACK). An acknowledge signal

is used to indicate a successfull data transfer. The
bus transmitter, either master or slave, will release
the SDA bus after sending 8 bits of data. During the
9th clock pulse period the receiver pulls the SDA
bus low to acknowledge the receipt of the 8 bits of
data.
Data Input. During data
input the ST24/25x08
sample the SDA bus signal on the rising edge of
the clock SCL. Note that for correct device opera-
tion the SDA signal must be stable during the clock
low to high transition and the data must change
ONLY when the SCL line is low.
Memory Addressing. To start communication be-

tween the bus master and the slave ST24/25x08,
the master must initiate a START condition. Follow-
ing this, the master sends onto the SDA bus line 8
bits (MSB first) corresponding to the device select
code (7 bits) and a READ or WRITE bit.
SIGNAL DESCRIPTIONS (cont’d)

4/16
ST24/25C08, ST24/25W08
Note: 1. Sampled only, not 100% tested.
Table 5. Input Parameters (1)
(TA = 25 °C, f = 100 kHz )
Table 6. DC Characteristics

(TA = 0 to 70°C, –20 to 85°C or –40 to 85°C; VCC = 3V to 5.5V or 2.5V to 5.5V)
5/16
ST24/25C08, ST24/25W08
The 4 most significant bits of the device select code
are the device type identifier, corresponding to the2 C bus definition. For these memories the 4 bits
are fixed as 1010b. The following bit identifies the
specific memory on the bus. It is matched to the
chip enable signal E. Thus up to 2 x 8K memories
can be connected on the same bus giving a mem-
ory capacity total of 16 Kbits. After a START condi-
tion any memory on the bus will identify the device
code and compare the following bit to its chip
enable input E.
The 6th and 7th bits sent, select the block number
(one block = 256 bytes). The 8th bit sent is the read
or write bit (RW), this bit is set to ’1’ for read and ’0’
for write operations. If a match is found, the corre-
sponding memory will acknowledge the identifica-
tion on the SDA bus during the 9th bit time.
Table 8. AC Measurement Conditions
Figure 4. AC Testing Input Output Waveforms
DEVICE OPERATION (cont’d)
Notes:1.
For a reSTART condition, or following a write cycle. The minimum value delays the falling/rising edge of SDA away from SCL = 1 in order to avoid unwanted START and/or STOP
conditions. In the Multibyte Write mode only, if accessed bytes are on two consecutive 8 bytes rows (6 address MSB are not constant) the
maximum programming time is doubled to 20ms.
Table 7. AC Characteristics

(TA = 0 to 70°C, –20 to 85°C or –40 to 85°C; VCC = 3V to 5.5V or 2.5V to 5.5V)
6/16
ST24/25C08, ST24/25W08
Figure 5. AC Waveforms
Write Operations

The Multibyte Write mode (only available on the
ST24/25C08 versions) is selected when the MODE
pin is at VIH and the Page Write mode when MODE
pin is at VIL. The MODE pin may be driven dynami-
cally with CMOS input levels.
Following a START condition the master sends a
device select code with the RW bit reset to ’0’. The
memory acknowledges this and waits for a byte
address. The byte address of 8 bits provides ac-
cess to one block of 256 bytes of the memory. After
receipt of the byte address the device again re-
sponds with an acknowledge.
For the ST24/25W08 versions, any write command
with WC = 1 will not modify the memory content.
Byte Write. In the Byte Write mode the master

sends one data byte, which is acknowledged by the
memory. The master then terminates the transfer
by generating a STOP condition. The Write mode
is independant of the state of the MODE pin which
could be left floating if only this mode was to be
used. However it is not a recommended operating
mode, as this pin has to be connected to either VIH
or VIL, to minimize the standby current.
7/16
ST24/25C08, ST24/25W08
Figure 6. I2 C Bus Protocol
Multibyte Write. For the Multibyte Write mode, the

MODE pin must be at VIH. The Multibyte Write
mode can be started from any address in the
memory. The master sends from one up to 8 bytes
of data, which are each acknowledged by the mem-
ory. The transfer is terminated by the master gen-
erating a STOP condition. The duration of the write
cycle is tW = 10ms maximum except when bytes
are accessed on 2 rows (that is have different
values for the 5 most significant address bits A7-
A3), the programming time is then doubled to a
maximum of 20ms. Writing more than 8 bytes in the
Multibyte Write mode may modify data bytes in an
adjacent row (one row is 16 bytes long). However,
the Multibyte Write can properly write up to 16
consecutive bytes only if the first address of these
16 bytes is the first address of the row, the 15
following bytes being written in the 15 following
bytes of this same row.
Page Write. For the Page Write mode the MODE

pin must be at VIL. The Page Write mode allows up
to 16 bytes to be written in a single write cycle,
provided that they are all located in the same ’row’
in the memory: that is the 4 most significant mem-
ory address bits (A7-A4) are the same inside one
block. The master sends from one up to 16 bytes
8/16
ST24/25C08, ST24/25W08
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED