IC Phoenix
 
Home ›  SS70 > SN54LS74-SN54LS74J-SN74LS74N,DUAL D-TYPE POSITIVE EDGE-TRIGGERED FLIP-FLOP
SN54LS74-SN54LS74J-SN74LS74N Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
SN74LS74NTIN/a375avaiDUAL D-TYPE POSITIVE EDGE-TRIGGERED FLIP-FLOP
SN54LS74TIN/a300avaiDUAL D-TYPE POSITIVE EDGE-TRIGGERED FLIP-FLOP
SN54LS74JTIN/a220avaiDUAL D-TYPE POSITIVE EDGE-TRIGGERED FLIP-FLOP


SN74LS74N ,DUAL D-TYPE POSITIVE EDGE-TRIGGERED FLIP-FLOP
SN74LS75N ,4-BIT D LATCHSN54/74LS754-BIT D LATCHSN54/74LS77The TTL/MSI SN54/74LS75 and SN54/74LS77 are latches used as tem- ..
SN74LS75NSR ,Quad bistable latches
SN74LS75NSR ,Quad bistable latches
SN74LS76N ,DUAL JK FLIP-FLOP WITH SET AND CLEAR
SN74LS796N ,TRI-STATE OCTAL BUFFERS
SP238AET , 5V Powered Multi-Channel RS-232 Drivers/Receivers
SP241AET , 5V Powered Multi-Channel RS-232 Drivers/Receivers
SP2526A-2EN , Dual USB High-Side Power Switch
SP26LV431CN , High Speed, 3.3V Quad RS-422 Differential Line Driver
SP26LV431CN , High Speed, 3.3V Quad RS-422 Differential Line Driver
SP26LV432CN , High Speed, Low Power Quad RS-422 Differential Line Receiver


SN54LS74-SN54LS74J-SN74LS74N
Dual Positive-Edge-Triggered D Flip-Flops with Preset/ Clear and Complementary Outputs
DUAL D-TYPE POSITIVE
EDGE-TRIGGERED FLIP-FLOP

The SN54/74LS74A dual edge-triggered flip-flop utilizes Schottky TTL cir-
cuitry to produce high speed D-type flip-flops. Each flip-flop has individual
clear and set inputs, and also complementary Q and Q outputs.
Information at input D is transferred to the Q output on the positive-going
edge of the clock pulse. Clock triggering occurs at a voltage level of the clock
pulse and is not directly related to the transition time of the positive-going
pulse. When the clock input is at either the HIGH or the LOW level, the D input
signal has no effect.
LOGIC DIAGRAM (Each Flip-Flop)

SET (SD) 4 (10)
CLEAR (CD) 1 (13)
CLOCK3 (11)
2 (12)
6 (8)
MODE SELECT — TRUTH TABLE
Both outputs will be HIGH while both SD and CD are LOW, but the output states are unpredictable
if SD and CD go HIGH simultaneously. If the levels at the set and clear are near VIL maximum then
we cannot guarantee to meet the minimum level for VOH.
H, h = HIGH Voltage Level
L, I = LOW Voltage Level
X = Don’t Care
i, h (q) = Lower case letters indicate the state of the referenced input (or output) one set-up time
i, h (q) = prior to the HIGH to LOW clock transition.
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED