IC Phoenix
 
Home ›  SS60 > SN74AS869DW,Synchronous 8-Bit Up/Down Counters
SN74AS869DW Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
SN74AS869DWTIN/a165avaiSynchronous 8-Bit Up/Down Counters


SN74AS869DW ,Synchronous 8-Bit Up/Down Counters
SN74AS86A ,Quadruple 2-Input Exclusive-OR Gateselectrical characteristics over recommended operating free-air temperature range (unlessotherwise n ..
SN74AS86A ,Quadruple 2-Input Exclusive-OR Gatesmaximum ratings over operating free-air temperature range (unless otherwise noted)Supply voltage, V ..
SN74AS86AN ,Quadruple 2-Input Exclusive-OR Gates         SDAS006B − APRIL 1982 − RE ..
SN74AS873ANT ,DUAL 4-BIT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74AS873ANT ,DUAL 4-BIT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74LVCH16374A ,16-Bit Edge-Triggered D-Type Flip-Flop With 3-State OutputsFeatures 2 Applications1• Member of the Texas Instruments Widebus™ • ServersFamily• PCs and Noteboo ..
SN74LVCH16374ADGG ,16-Bit Edge-Triggered D-Type Flip-Flop With 3-State Outputs 48-TSSOP SCAS757B–DECEMBER 2003–REVISED SEPTEMBER 20146 Pin Configuration and FunctionsDGG, DGV, OR DL PACK ..
SN74LVCH16374ADGGR ,16-Bit Edge-Triggered D-Type Flip-Flop With 3-State OutputsMaximum Ratings . 611 Power Supply Recommendations... 147.2 Handling Ratings 612 Layout.... 147.3 ..
SN74LVCH16374ADGVR ,16-Bit Edge-Triggered D-Type Flip-Flop With 3-State OutputsElectrical Characteristics....... 813 Device and Documentation Support........ 157.6 Timing Require ..
SN74LVCH16374ADGVR ,16-Bit Edge-Triggered D-Type Flip-Flop With 3-State OutputsFeatures 1off• Added Applications........ 1• Added Pin Functions table...... 3• Added Pin Functions ..
SN74LVCH16374ADL ,16-Bit Edge-Triggered D-Type Flip-Flop With 3-State OutputsSample & Support &Product Tools &TechnicalCommunityBuyFolder Documents SoftwareSN74LVCH16374ASCAS75 ..


SN74AS869DW
Synchronous 8-Bit Up/Down Counters
CGS1S0RCO
CLK
ENT
GND ENPQV
NC – No internal connection
ENT
GND
ENPDG
CLK
RCO
SN54AS867, SN54AS869... FK PACKAGE
(TOP VIEW)
Fully Independent Clock Circuit
Simplifies Use
Ripple-Carry Output for n-Bit Cascading Package Options Include Plastic
Small-Outline (DW) Packages, Ceramic
Chip Carriers (FK), and Standard Plastic
(NT) and Ceramic (JT) 300-mil DIPs
description

These synchronous, presettable, 8-bit up/down
counters feature internal-carry look-ahead
circuitry for cascading in high-speed counting
applications. Synchronous operation is provided
by having all flip-flops clocked simultaneously so
that the outputs change coincidentally with each
other when so instructed by the count-enable
(ENP, ENT) inputs and internal gating. This mode
of operation eliminates the output counting spikes
normally associated with asynchronous (ripple-
clock) counters. A buffered clock (CLK) input
triggers the eight flip-flops on the rising (positive-
going) edge of the clock waveform.
These counters are fully programmable; they may
be preset to any number between 0 and 255. The
load-input circuitry allows parallel loading of the
cascaded counters. Because loading is
synchronous, selecting the load mode disables
the counter and causes the outputs to agree with
the data inputs after the next clock pulse.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without
additional gating. Two count-enable (ENP and ENT) inputs and a ripple-carry (RCO) output are instrumental
in accomplishing this function. Both ENP and ENT must be low to count. The direction of the count is determined
by the levels of the select (S0, S1) inputs as shown in the function table. ENT is fed forward to enable RCO. RCO
thus enabled produces a low-level pulse while the count is zero (all outputs low) counting down or 255 counting
up (all outputs high). This low-level overflow-carry pulse can be used to enable successive cascaded stages.
Transitions at ENP and ENT are allowed regardless of the level of CLK. All inputs are diode clamped to minimize
transmission-line effects, thereby simplifying system design.
These counters feature a fully independent clock circuit. With the exception of the asynchronous clear on the
SN74ALS867A and ′AS867, changes at S0 and S1 that modify the operating mode have no effect on the Q
outputs until clocking occurs. For the ′AS867 and ′AS869, any time ENP and/or ENT is taken high, RCO either
goes or remains high. For the SN74ALS867A and SN74ALS869, any time ENT is taken high, RCO either goes
or remains high. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely
by the conditions meeting the stable setup and hold times.
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED