IC Phoenix
 
Home ›  SS18 > SDA9251-2X-SDA9251-2XGEG,868352-Bit Dynamic Sequential Access ...
SDA9251-2X-SDA9251-2XGEG Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
SDA9251-2X |SDA92512XSIEMNSN/a20avai868352-Bit Dynamic Sequential Access ...
SDA9251-2X |SDA92512XSIEMENSN/a10386avai868352-Bit Dynamic Sequential Access ...
SDA9251-2XGEG |SDA92512XGEGN/a511avai868352-Bit Dynamic Sequential Access ...


SDA9251-2X ,868352-Bit Dynamic Sequential Access ...Features● 212 x 64 x 16 x 4-bit organization● Triple port architecture● One 16 x 4-bit input shift ..
SDA9251-2X ,868352-Bit Dynamic Sequential Access ...applications● Refresh-free operation possible● 5 V ± 10 % power supply● 0 … 70 °C operating tempera ..
SDA9251-2XGEG ,868352-Bit Dynamic Sequential Access ...Applications: TV, VCR, image processing,video printers, data compressors, delay lines,time base cor ..
SDA9253 ,2.6Mbit Dynamic Sequential Access Mem...Applications: TV, VCR, image processing,video printers, data compressors, delay lines,time base cor ..
SDA9253 ,2.6Mbit Dynamic Sequential Access Mem...Functional DescriptionThe SDA 9253 is a triple port 2605056 bit dynamic sequential-access memory fo ..
SDA9253 ,2.6Mbit Dynamic Sequential Access Mem...applications. It is organized as 212 rows by 64 columns by 16 arrays by 12 bit to allow for thestor ..
SH69P20 , SH69P20
SH69P20 , SH69P20
SH69P20 , SH69P20
SH69P20 , SH69P20
SHA2410 , Very High Accuracy, Low Noise, Sample-and-Hold Amplifier
SHB105 , Supports unbuffered-ECC memory


SDA9251-2X-SDA9251-2XGEG
868352-Bit Dynamic Sequential Access ...
SIEMENS
868352-Bit Dynamic Sequential Access Memory SDA 9251-2X
for Television Applications (TV-SAM)
Preliminary Data CMOS IC
Features
0 212 x 64 x 16 x 4-bit organization
0 Triple port architecture
o One 16 x 4-bit input shift register
0 Two 16 x 4-bit output shift registers r,:::-.::;.:,::;::-',',','.-]'
o Shift re isters inde endentl and simultaneous! s:riiiiiiir,iiiijii"i'a'
accessiggJIe p y y 'e:::ECagF
0 Continuous data flow even at maximum speed
0 33-MHz shift rate - 0.27-Gbit/s total data rate
0 All inputs and outputs TTL-compatible P-DSO-28-.350
o Tristate outputs
0 Random access of groups of 16 x 4 bits for a wide range
of applications
0 Refresh-free operation possible
0 5 Vi IO % power supply
0 O ... 70 °C operating temperature range
o Low power dissipation: 550 mW active, 28 mW standby
tt Suitable for all common TV standards
0 Allows flicker and noise reduction simultaneously
with only one field memory
0 Applications: TV, VCR, image processing,
video printers, data compressors, delay lines,
time base correctors, HDTV
Type Ordering Code Package
SDA 9251-2X Q67100-H5063 P-DSO-28-.350 (SMD)
Semiconductor Group 159 01.94
SIEMENS SDA 9251-2x
Functional Description
The SDA 9251 is a triple port 868 352 bit dynamic sequential-access memory for high-data-rate
video applications. It is organized as 212 rows by 64 columns by 16 arrays by 4 bit to allow for the
storage of 4-bit planes of a TV field (NTSC, PAL, SECAM, MAC) in standard or studio quality
(13.5-MHz basic sample rate) or 4-bit planes of parts of a HDTV field. The memory is fabricated
using the same CMOS technology used for 1-Mbit standard dynamic random access memories.
The extremely high maximum data rate is achieved by three internal shift registers, each of 16-bit
length and 4-bit width, which perform a serial to parallel conversion between the asynchronous
input/output data streams and the memory array. The parallel data transfer from the 16 x 4-bit input
shift register C to an addressed location of the memory array and from the memory array to one of
the 16 x 4-bit output shift registers A or B is controlled by the serial column address (SAC) which
contains the desired column address and an instruction code (mode bits) for transfer and refresh.
Circuit Description
Memory Architecture
As shown in the block diagram, the TV-SAM comprises 64 memory arrays which are accessed in
parallel. Each memory array has a size of 212 rows by 64 columns. The rows and columns of the
64 (= 16 x 4) arrays can be randomly addressed, reading or writing 16 x 4 bits at a time. To obtain
the extremely high data rate at the 4-bit wide data input (SDC) and outputs (SQA, SOB), a parallel
to serial conversion is done using shift registers of 16-bit length and 4-bit width. In this way the
memory speed is increased by a factor of 16. (This is independent on the number of ports if the total
data rate is regarded.)
Independent operation of the serial input and the two serial outputs is guaranteed by using three
shift registers. The decoupling from the common 16 x 4-bit memory data bus is done by three
latches which allow a flexible memory timing and a flying real-time data transfer.
A real-time data transfer is necessary to ensure a continuous data flow at the data pins even at
maximum clock speed.
To save pins without loosing speed, the TV-SAM is addressed serially using a serial 8-bit row
address and a serial 8-bit column address which includes two mode control bits. The serial row and
column addresses are converted to parallel addresses internally, then latched and fed to the row
and column decoders. The internal memory controller is responsible for the timing of the memory
read/write access and the refresh operation.
Semiconductor Group 160
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED