IC Phoenix
 
Home ›  MM171 > MX7576,CMOS, µP Compatible, 5µs/10µs, 8-Bit ADCs
MX7576 Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
MX7576MAXN/a2avaiCMOS, µP Compatible, 5µs/10µs, 8-Bit ADCs


MX7576 ,CMOS, µP Compatible, 5µs/10µs, 8-Bit ADCsApplicationsMX7575JP 0°C to +70°C 20 PLCC ±1Digital Signal ProcessingMX7575KP 0°C to +70°C 20 PLCC ..
MX7576AQ ,CMOS / uP-Compatible / 5s/10s / 8-Bit ADCsGeneral Description ________
MX7576JN ,CMOS / uP-Compatible / 5s/10s / 8-Bit ADCsFeaturesMaxim’s MX7575/MX7576 are high-speed (5µs/10µs),' Fast Conversion Time: 5µs (MX7575)micropr ..
MX7576JP ,CMOS / uP-Compatible / 5s/10s / 8-Bit ADCsELECTRICAL CHARACTERISTICS(V = +5V; V = 1.23V; AGND = DGND = 0V; f = 4MHz external for MX7575; f = ..
MX7576KP+ ,CMOS, µP Compatible, 5µs/10µs, 8-Bit ADCsApplicationsMX7575JP 0°C to +70°C 20 PLCC ±1Digital Signal ProcessingMX7575KP 0°C to +70°C 20 PLCC ..
MX7578KN+ ,Calibrated 12-Bit ADCFeatures t Continuous Transparent Calibration ot Offset and Gain . True 12-Bil Performance w ..
NDS8435A_NL ,Single P-Channel Enhancement Mode Field Effect TransistorElectrical Characteristics (T = 25°C unless otherwise noted)ASymbol Parameter Conditions Min Typ Ma ..
NDS8852H , Complementary MOSFET Half Bridge [Life-time buy]
NDS8852H , Complementary MOSFET Half Bridge [Life-time buy]Electrical Characteristics (T = 25°C unless otherwise noted)ASymbol Parameter Conditions Type Min T ..
NDS8858H ,Complementary MOSFET Half BridgeElectrical Characteristics (T = 25°C unless otherwise noted)ASymbol Parameter Conditions Type Min T ..
NDS8926 ,Dual N-Channel Enhancement Mode Field Effect TransistorELECTRICAL CHARACTERISTICS (T = 25°C unless otherwise noted)ASymbol Parameter Conditions M in Typ M ..
NDS8928 ,Dual N & P-Channel Enhancement Mode Field Effect TransistorElectrical Characteristics (T = 25°C unless otherwise noted)ASymbol Parameter Conditions Type Min T ..


MX7576
CMOS, µP Compatible, 5µs/10µs, 8-Bit ADCs
& the latest literature: http://,
_______________General Description

Maxim’s MX7575/MX7576 are high-speed (5μs/10μs),
microprocessor (μP) compatible, 8-bit analog-to-digital
converters (ADCs). The MX7575 provides an on-chip
track/hold function that allows full-scale signals up to
50kHz (386mV/μs slew rate) to be acquired and digi-
tized accurately. Both ADCs use a successive-approxi-
mation technique to achieve their fast conversions and
low power dissipation. The MX7575/MX7576 operate
with a +5V supply and a 1.23V external reference. They
accept input voltages ranging from 0V to 2VREF.
The MX7575/MX7576 are easily interfaced to all popu-
lar 8-bit μPs through standard CSand RDcontrol sig-
nals. These signals control conversion start and data
access. A BUSYsignal indicates the beginning and
end of a conversion. Since all the data outputs are
latched and three-state buffered, the MX7575/MX7576
can be directly tied to a μP data bus or system l/O port.
Maxim also makes the MAX165, a plug-in replacement
for the MX7575 with an internal 1.23V reference. For
applications that require a differential analog input and
an internal reference, the MAX166is recommended.
________________________Applications

Digital Signal Processing
High-Speed Data Acquisition
Telecommunications
Audio Systems
High-Speed Servo Loops
Low-Power Data Loggers
____________________________Features
Fast Conversion Time:5μs (MX7575)
10μs (MX7576)
Built-In Track/Hold Function (MX7575)Low Total Unadjusted Error (±1LSB max)50kHz Full-Power Signal Bandwidth (MX7575)Single +5V Supply Operation8-Bit μP Interface100ns Data-Access TimeLow Power: 15mWSmall-Footprint PackagesOS, μP-Compatible, 5μs/10μs, 8-Bit ADCs
________________________________________________________________Maxim Integrated Products1

DAC
COMP
LATCH AND
THREE-STATE
OUTPUT DRIVERS
SAR
TRACK/
HOLD
CLOCK
OSCILLATOR
CONTROL
LOGIC
AIN
AGND
REF
CLK
VDD
BUSYDGND9..
MX7575
Functional Diagrams continued at end of data sheet.
_______________Functional Diagrams

VDD
REF
AIN
AGND
D0 (LSB)
D1
D2
D3
CS
RD
TP (MODE)
BUSY
CLK
D7 (MSB)
D6
D5
DGND
TOP VIEW9
DIP/SO

MX7575
MX7576
( ) ARE FOR MX7576 ONLY.
Pin Configurations continued at end of data sheet.
_________________Pin Configurations

19-0876; Rev 1; 5/96
PART
MX7575JN

MX7575KN
MX7575JCWN0°C to +70°C
0°C to +70°C
0°C to +70°C
TEMP. RANGEPIN-PACKAGE

18 Plastic DIP
18 Plastic DIP
18 Wide SO
______________Ordering Information
Ordering Information continued at end of data sheet.

* Contact factory for dice specifications.
** Contact factory for availability.
MX7575KCWN0°C to +70°C18 Wide SO
MX7575JP0°C to +70°C20 PLCC
MX7575KP0°C to +70°C20 PLCC
INL
(LSB)

±1/2
±1/2
±1/2
MX7575J/D0°C to +70°CDice*±1
MX7575AQ-25°C to +85°C18 CERDIP**
MX7575BQ-25°C to +85°C18 CERDIP**
±1/2
OS, μP-Compatible, 5μs/10μs, 8-Bit ADCs_______________________________________________________________________________________ABSOLUTE MAXIMUM RATINGS
ELECTRICAL CHARACTERISTICS

(VDD= +5V; VREF= 1.23V; AGND = DGND = 0V; fCLK= 4MHz external for MX7575; fCLK= 2MHz external for MX7576;= TMINto TMAX, unless otherwise noted.)
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect device reliability.
VDDto AGND...............................................................-0.3V, +7V
VDDto DGND..............................................................-0.3V, +7V
AGND to DGND...............................................-0.3V, VDD+ 0.3V
Digital Input Voltage to DGND
(CS, RD, TP, MODE)......................................-0.3V, VDD+ 0.3V
Digital Output Voltage to DGND
(BUSY, D0–D7)..............................................-0.3V, VDD+ 0.3V
CLK Input Voltage to DGND............................-0.3V, VDD+ 0.3V
REF to AGND...................................................-0.3V, VDD+ 0.3V
AIN to AGND....................................................-0.3V, VDD+ 0.3V
Continuous Power Dissipation (TA= +70°C)
Plastic DIP (derate 11.11mW/°C above +70°C)...............889mW
Wide SO (derate 9.52mW/°C above +70°C)..................762mW
CERDIP (derate 10.53mW/°C above +70°C).................842mW
PLCC (derate 10.00mW/°C above +70°C)....................800mW
Operating Temperature Ranges
MX757_J/K............................................................0°C to +70°C
MX757_A/B........................................................-25°C to +85°C
MX757_JE/KE....................................................-40°C to +85°C
MX757_S/T.......................................................-55°C to +125°C
Storage Temperature Range.............................-65°C to +160°C
Lead Temperature (soldering,10sec)..............................+300°C
VIN= 0V or VDD±10IINInput CurrentμA±12.4VINHInput High Voltage0.8VINLInput Low Voltage500IREFReference Current1.23VREFReference Voltage45SNRSignal-to-Noise Ratio (Note 2)
V/μs0.386Slew Rate, Tracking10DC Input Impedance02VREFVoltage Range
Bits8Resolution
ppm/°C±5Offset Tempco
LSB±1/2Offset Error (Note 1)
ppm/°C±5Full-Scale Tempco
LSB±1Full-Scale Error
LSB±2TUETotal Unadjusted Error
±1/2LSB±1INLRelative Accuracy
Bits8No-Missing-Codes Resolution
UNITSMINTYPMAXSYMBOLPARAMETER
= TMINto TMAX= +25°C
MX757_K/B/T
±5% variation for specified performance
MX7575, VIN= 2.46Vp-pat 10kHz, Figure 13
MX7575
MX757_J/A/S
MX757_K/B/T
MX757_J/A/S
1LSB = 2VREF/256
CONDITIONS
10CINInput Capacitance (Note 2)
ACCURACY
ANALOG INPUT
REFERENCE INPUT
LOGIC INPUTS CS, RD, MODE
OS, μP-Compatible, 5μs/10μs, 8-Bit ADCs_______________________________________________________________________________________3
Note 1:
Offset Error is measured with respect to an ideal first-code transition that occurs at 1/2LSB.
Note 2:
Sample tested at +25°C to ensure compliance.
Note 3:
Accuracy may degrade at conversion times other than those specified.
Note 4:
Power-supply current is measured when MX7575/MX7576 are inactive, i.e.:
For MX7575 CS= RD= BUSY= high;
For MX7576 CS= RD= BUSY= MODE = high.
Using recommended
clock components:
RCLK= 100kΩ,
CCLK= 100pF;= +25°C
VOUT= 0V to VDD, D0–D7
VIN= 0V
VIN= VDD
4.75V < VDD< 5.25VLSB±1/4Power-Supply Rejection15Power Dissipation7IDDSupply Current365VDDSupply Voltage30
Conversion Time with
Internal Clock1510
Conversion Time with
External Clock10Floating State Output
Capacitance (Note 2)±10Floating State Leakage Current2.4VINHInput High Voltage0.8VINLInput Low Voltage4.0VOHOutput High Voltage0.4VOLOutput Low Voltage
700IINLμA800Input Low Current
700IINHμA800Input High Current
UNITSMINTYPMAXSYMBOLPARAMETER

MX757_S/T
MX757_J/A/K/B
±5% for specified performance
MX7576
MX7575
MX7576: fCLK= 2MHz= +25°C
ISOURCE= 40μA
MX7575: fCLK= 4MHz
ISINK= 1.6mA
MX757_J/A/K/B
MX757_S/T
MX757_J/A/K/B
D0–D7
MX757_S/T
TA= TMINto TMAX
CONDITIONS
ELECTRICAL CHARACTERISTICS (continued)

(VDD= +5V; VREF= 1.23V; AGND = DGND = 0V; fCLK= 4MHz external for MX7575; fCLK= 2MHz external for MX7576;= TMINto TMAX, unless otherwise noted.)
CLOCK
LOGIC OUTPUTS (D0–D7, BUSY)
CONVERSION TIME (Note 3)
POWER REQUIREMENTS (Note 4)
OS, μP-Compatible, 5μs/10μs, 8-Bit ADCs_____________________________________________________________________________________________________________________________________________________Pin Description
DIP/SONAMEFUNCTION
CSChip Select Input. CSmust be low for the device to be selected or to recognize the RDinput.
PIN
RDRead Input. RDmust be low to access data. RDis also used to start conversions. See the
Microprocessor Interfacesection.
(MX7575)Test Point. Connect to VDD.
7, 8D6, D5Three-State Data Outputs, bits 6 and 5D7Three-State Data Output, bit 7 (MSB)CLKExternal Clock Input/Internal Oscillator Pin for frequency setting RC components.BUSYBUSYOutput. BUSYgoing low indicates the start of a conversion. BUSYgoing high indicates the
end of a conversion.DGNDDigital Ground= +25°CTA= TMINto TMAX
ALLJ/K/A/BS/TPARAMETERSYMBOLCONDITIONS
MINMAXMINMAXMINMAX
UNITS
to RDSetup Timet1000nsto BUSYPropagation Timet2100100120ns
Data-Access Time after RDt3(Note 6)100100120nsPulse Widtht4100100120nsto RDHold Timet5000ns
Data-Access Time after BUSYt6(Note 6)8080100ns
Data-Hold Timet7(Note 7)1080108010100ns
BUSYto CSDelayt8000ns
TIMING CHARACTERISTICS (Note 5)

(VDD= +5V, VREF= 1.23V, AGND = DGND = 0V.)
Note 5:
Timing specifications are sample tested at +25°C to ensure compliance. All input control signals are specified with = tf= 20ns (10% to 90% of +5V) and timed from a voltage level of 1.6V.
Note 6:
t3and t6are measured with the load circuits of Figure 1 and defined as the time required for an output to cross 0.8V or 2.4V.
Note 7:
t7is defined as the time required for the data lines to change 0.5V when loaded with the circuits of Figure 2.
PLCC

8, 9MODE
(MX7576)
Mode Input. MODE = low puts the ADC into its asynchronous conversion mode. MODE has to be
tied high for the synchronous conversion mode and the ROM interface mode.D0Three-State Data Output, bit 0 (LSB)
10–13D4–D1Three-State Data Outputs, bits 4–1AGNDAnalog Ground
12–15VDDPower-Supply Voltage. +5V nominal.REFReference Input. +1.23V nominal.N.C.No Connect
1, 11AINAnalog Input. 0V to 2VREFinput range.18
Figure 1. Load Circuits for Data-Access Time Test
_______________Detailed Description
Converter Operation

The MX7575 and MX7576 use the successive-approxi-
mation technique to convert an unknown analog input
voltage to an 8-bit digital output code (seeFunctional
Diagrams). The MX7575 samples the input voltage on
an internal capacitor once (at the beginning of the con-
version), while the MX7576 samples the input signal
eight times during the conversion (see MX7575
Track/Hold and MX7576 Analog Inputsections). The
internal DAC is initially set to half scale, and the com-
parator determines whether the input signal is larger
than or smaller than half scale. If it is larger than half
scale, the DAC MSB is kept. But if it is smaller, the MSB
is dropped. At the end of each comparison phase, the
SAR (successive-approximation register) stores the
results of the previous decision and determines the
next trial bit. This information is then loaded into the
DAC after each decision. As the conversion proceeds,
the analog input is approximated more closely by com-
paring it to the combination of the previous DAC bits
and a new DAC trial bit. After eight comparison cycles,
the eight bits stored in the SAR are latched into the out-
put latches. At the end of the conversion, the BUSYsig-
nal goes high, and the data in the output latches is
ready for microprocessor (μP) access. Furthermore, the
DAC is reset to half scale in preparation for the next
conversion.
Microprocessor Interface

The CSand RDlogic inputs are used to initiate conver-
sions and to access data from the devices. The MX7575
and MX7576 have two common interface modes: slow-
memory interface mode and ROM interface mode. In
addition, the MX7576 has an asynchronous conversion
mode (MODE pin = low) where continuous conversions
are performed. In the slow-memory interface mode, CS
and RDare taken low to start a conversion and they
remain low until the conversion ends, at which time the
conversion result is latched. This mode is designed for
μPs that can be forced into a wait state. In the ROM
interface mode, however, the μP is not forced into a wait
state. A conversion is started by taking CSand RDlow,
and data from the previous conversion is read. At the
end of the most recent conversion, the μP executes a
read instruction and starts another conversion.
For the MX7575, TP should be hard-wired to VDDto
ensure proper operation of the device. Spurious signals
may occur on TP, or excessive currents may be drawn
from VDDif TP is left open or tied to a voltage other than
VDD.
Slow-Memory Mode

Figure 3 shows the timing diagram for slow-memory
interface mode. This is used with μPs that have a wait-
state capability of at least 10μs (such as the 8085A),
where a read instruction is extended to accommodate
slow-memory devices. A conversion is started by exe-
cuting a memory read to the device (taking CSand RD
low). The BUSYsignal (which is connected to the μP
READY input) then goes low and forces the μP into a
wait state. The MX7575 track/hold, which had been
tracking the analog input signal, holds the signal on the
third falling clock edge after RDgoes low (Figure 12).
The MX7576, however, samples the analog input eight
times during a conversion (once before each compara-
tor decision). At the end of the conversion, BUSY
returns high, the output latches and buffers are updat-
ed with the new conversion result, and the μP com-
pletes the memory read by acquiring this new data.
The fast conversion time of the MX7575/MX7576
ensures that the μP is not forced into a wait state for an
excessive amount of time. Faster versions of many μPs,OS, μP-Compatible, 5μs/10μs, 8-Bit ADCs
_______________________________________________________________________________________5
D_
100pF
DGNDDGND
+5V
100pF3k
a) HIGH-Z TO VOH
NOTE: D_ REPRESENTS ANY OF THE DATA OUTPUTS
b) HIGH-Z TO VOLD_
10pF
DGNDDGND
+5V
10pF3k
a) VOH TO HIGH-Zb) VOL TO HIGH-Z
NOTE: D_ REPRESENTS ANY OF THE DATA OUTPUTS
Figure 2. Load Circuits for Data-Hold Time Test
including the 8085A-2, test the status of the READY
input immediately after the start of an instruction cycle.
Therefore, if the MX7575/MX7576 are to be effective in
placing the μP in a wait state, their BUSYoutput should
go low very early in the cycle. When using the 8085A-2,
the earliest possible indication of an upcoming read
operation is provided by the S0 status signal. Thus, S0,
which is low for a read cycle, should be connected to
the RDinput of the MX7575/MX7576. Figure 4 shows
the connection diagram for the 8085A-2 to the
MX7575/MX7576 in slow-memory interface mode.
ROM Interface Mode

Figure 5 shows the timing diagram for ROM interface
mode. In this mode, the μP does not need to be placed
in a wait state. A conversion is started with a read
instruction (RDand CSgo low), and old data is
accessed. The BUSYsignal then goes low to indicate
the start of a conversion. As before, the MX7575
track/hold acquires the signal on the third falling clock
edge after RDgoes low, while the MX7576 samples it
eight times during a conversion. At the end of a conver-
sion (BUSYgoing high), another read instruction always
accesses the new data and normally starts a second
conversion. However, if RDand CSgo low within one
external clock period of BUSYgoing high, then the sec-
ond conversion is not started. Furthermore, for correct
operation in this mode, RDand CSshould not go low
before BUSYreturns high.
Figures 6 and 7 show the connection diagrams for
interfacing the MX7575/MX7576 in the ROM interface
mode. Figure 6 shows the connection diagram for the
6502/6809 μPs, and Figure 7 shows the connections for
the Z-80.
Due to their fast interface timing, the MX7575/MX7576
will interface to the TMS32010 running at up to 18MHz.
Figure 8 shows the connection diagram for the
TMS32010. In this example, the MX7575/MX7576 are
mapped as a port address. A conversion is initiated by
using an IN A and a PA instruction, and the conversion
result is placed in the TMS32010 accumulator.
Asynchronous Conversion Mode (MX7576)

Tying the MODE pin low places the MX7576 into a con-
tinuous conversion mode. The RDand CSinputs are
only used for reading data from the converter. Figure 9
shows the timing diagram for this mode of operation,
and Figure 10 shows the connection diagram for the
8085A. In this mode, the MX7576 looks like a ROM toOS, μP-Compatible, 5μs/10μs, 8-Bit ADCs_______________________________________________________________________________________
Figure 3. Slow-Memory Interface Timing Diagram
BUSY
DATAHIGH-IMPEDANCE
BUS
HIGH-IMPEDANCE
BUS
OLD DATANEW
DATAt5
tCONVt2t6t7
Figure 4. MX7575/MX7576 to 8085A-2 Slow-Memory Interface
ADDRESS
DECODE
ADDRESS BUS
+5V
DATA BUS
ADDRESS
LATCH
8085A-2
A8–A15RD
TP/MODE
BUSY
D0–D7ALE
AD0–AD7
READY
MX7575*
MX7576
* SOME CIRCUITRY OMITTED FOR CLARITY
S0 IS LOW FOR READ CYCLES
Figure 5. ROM Interface Timing Diagram
BUSY
DATAHIGH-IMPEDANCE
BUS
HIGH-
IMPEDANCEBUS
OLD
DATAt5t7
HIGH-IMPEDANCE BUSNEW
DATAt7
Figure 6. MX7575/MX7576 to 6502/6809 ROM Interface
ADDRESS
DECODE
ADDRESS BUS
+5V
DATA BUS
A0–A15
R/W2 OR ERDEN
TP/MODE
D0–D7
D0–D7
MX7575*
MX7576
* SOME CIRCUITRY OMITTED FOR CLARITY
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED