IC Phoenix
 
Home ›  MM96 > MC100LVEL29-MC100LVEL29DWR2,3.3V ECL Dual Differential Data and Clock D-Type Flip-Flop with Set and Reset
MC100LVEL29-MC100LVEL29DWR2 Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
MC100LVEL29ONN/a3avai3.3V ECL Dual Differential Data and Clock D-Type Flip-Flop with Set and Reset
MC100LVEL29DWR2ONN/a78avai3.3V ECL Dual Differential Data and Clock D-Type Flip-Flop with Set and Reset


MC100LVEL29DWR2 ,3.3V ECL Dual Differential Data and Clock D-Type Flip-Flop with Set and ResetMC100LVEL29 is pin and functionally equivalent to the MC100EL29.Data enters the master latch when t ..
MC100LVEL30DW ,3.3V ECL Triple D-Type Flip-Flop with Set and Reset
MC100LVEL31DTR2 ,3.3V ECL D-Type Flip-Flop with Set and Reset
MC100LVEL32D ,3.3V ECL ÷2 Dividerhttp://onsemi.com3ECLSOIC8EVBEvaluation Board Assembly Instructions On the top side of the evaluati ..
MC100LVEL32DG , 3.3V ECL ÷2 Divider
MC100LVEL32DG , 3.3V ECL ÷2 Divider
MC33178PG , Low Power, Low Noise Operational Amplifiers
MC33179D ,HIGH OUTPUT CURRENT LOW POWER, LOW NOISE OPERATIONAL AMPLIFIERSOrder this document by MC33178/D** * ** * * * ** * * *HIGH OUTPUT CURRENTThe MC33178/9 series i ..
MC33179DG , Low Power, Low Noise Operational Amplifiers
MC33179DR2 ,Low Power, Low Noise Quad Operational AmplifierMC33178, MC33179Low Power, Low NoiseOperational AmplifiersThe MC33178/9 series is a family of high ..
MC33179DTBR2G , Low Power, Low Noise Operational Amplifiers
MC33179DTBR2G , Low Power, Low Noise Operational Amplifiers


MC100LVEL29-MC100LVEL29DWR2
3.3V ECL Dual Differential Data and Clock D-Type Flip-Flop with Set and Reset
MC100LVEL29
3.3V�ECL Dual Differential
Data and Clock D Flip-Flop
With Set and Reset
The MC100LVEL29 is a dual master–slave flip flop. The device
features fully differential Data and Clock inputs as well as outputs. The
MC100LVEL29 is pin and functionally equivalent to the MC100EL29.
Data enters the master latch when the clock is LOW and transfers to the
slave upon a positive transition on the clock input.
The differential inputs have special circuitry which ensures device
stability under open input conditions. When both differential inputs
are left open the D input will pull down to VEE and the D input will
bias around VCC/2. The outputs will go to a defined state, however the
state will be random based on how the flip flop powers up.
Both flip flops feature asynchronous, overriding Set and Reset
inputs. Note that the Set and Reset inputs cannot both be HIGH
simultaneously.
The VBB pin, an internally generated voltage supply, is available to
this device only. For single-ended input conditions, the unused
differential input is connected to VBB as a switching reference voltage.
VBB may also rebias AC coupled inputs. When used, decouple VBB
and VCC via a 0.01 �F capacitor and limit current sourcing or sinking
to 0.5 mA. When not used, VBB should be left open. 1100 MHz Flip–Flop Toggle Frequency ESD Protection: >2 KV HBM 580 ps Typical Propagation Delays The 100 Series Contains Temperature Compensation PECL Mode Operating Range: VCC= 3.0 V to 3.8 V
with VEE= 0 V NECL Mode Operating Range: VCC= 0 V
with VEE= –3.0 V to –3.8 V Internal Input Pulldown Resistors Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test Moisture Sensitivity Level 1
For Additional Information, see Application Note AND8003/D Flammability Rating: UL–94 code V–0 @ 1/8”,
Oxygen Index 28 to 34 Transistor Count = 313 devices
http://
MARKING
DIAGRAM*
= Assembly Location = Wafer Lot = Year = Work Week
SOIC–20
DW SUFFIX
CASE 751D

ORDERING INFORMATION

*For additional information, see Application Note
AND8002/D
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED