IC Phoenix
 
Home ›  MM25 > MAX1403CAI+-MAX1403EAI+,+3V, 18-Bit, Low-Power, Multichannel, Oversampling (Sigma-Delta) ADC
MAX1403CAI+-MAX1403EAI+ Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
MAX1403CAI+ |MAX1403CAIMAXIMN/a20avai+3V, 18-Bit, Low-Power, Multichannel, Oversampling (Sigma-Delta) ADC
MAX1403EAI+ |MAX1403EAIMAXIMN/a300avai+3V, 18-Bit, Low-Power, Multichannel, Oversampling (Sigma-Delta) ADC


MAX1403EAI+ ,+3V, 18-Bit, Low-Power, Multichannel, Oversampling (Sigma-Delta) ADCELECTRICAL CHARACTERISTICS(V+ = +2.7V to +3.6V, V = +2.7V to +3.6V, V = +1.25V, REFIN- = AGND, f = ..
MAX1406CAE ,15kV ESD-Protected / EMC-Compliant / 230kbps / 3-Tx/3-Rx RS-232 ICFeaturesThe MAX1406 is an RS-232 IC designed to meet the ' Enhanced ESD Protection:stringent electr ..
MAX1406CPE ,15kV ESD-Protected / EMC-Compliant / 230kbps / 3-Tx/3-Rx RS-232 ICGeneral Description ________
MAX1406CWE ,15kV ESD-Protected / EMC-Compliant / 230kbps / 3-Tx/3-Rx RS-232 ICELECTRICAL CHARACTERISTICS(V = +4.5V to +5.5V, V = +10.8V to +13.2V, V = -10.8V to -13.2V, T = T to ..
MAX1406CWE ,15kV ESD-Protected / EMC-Compliant / 230kbps / 3-Tx/3-Rx RS-232 ICELECTRICAL CHARACTERISTICS(V = +4.5V to +5.5V, V = +10.8V to +13.2V, V = -10.8V to -13.2V, T = T to ..
MAX1406CWE ,15kV ESD-Protected / EMC-Compliant / 230kbps / 3-Tx/3-Rx RS-232 ICMAX140619-1120; Rev 0; 9/96±15kV ESD-Protected, EMC-Compliant, 230kbps, 3-Tx/3-Rx RS-232 IC________ ..
MAX4020ESD+T ,Low-Cost, High-Speed, Single-Supply Op Amps with Rail-to-Rail OutputsFeaturesThe MAX4012 single, MAX4016 dual, MAX4018 triple,♦ Low-Costand MAX4020 quad op amps are uni ..
MAX4022EEE ,Low-Cost / High-Speed / Single-Supply / Gain of +2 Buffers with Rail-to-Rail Outputs in SOT23Applications__________Typical Operating CircuitPortable/Battery-Powered InstrumentsVideo Line Drive ..
MAX4023EEE ,Triple and Quad / 2:1 Video Multiplexer- Amplifiers with Fixed and Settable GainELECTRICAL CHARACTERISTICS—Dual Supply(V = +5V, V = -5V, R = ∞, EN = +5V, V = REF = OUT_ = 0V, T = ..
MAX4023EEE+ ,Triple and Quad, 2:1 Video Multiplexer-Amplifiers with Fixed and Settable Gainapplications withMAX4025EUP -40°C to +85°C 20 TSSOPdifferential gain and phase errors of 0.07% and ..
MAX4024ESD+T ,Triple and Quad, 2:1 Video Multiplexer-Amplifiers with Fixed and Settable GainMAX4023–MAX402619-2758; Rev 1; 11/09Triple and Quad, 2:1 Video Multiplexer-Amplifiers with Fixed an ..
MAX4024EUD ,Triple and Quad / 2:1 Video Multiplexer- Amplifiers with Fixed and Settable GainApplicationsSet-Top BoxesSelector Guide and Pin Configurations appear at end of datasheet.In-Car Na ..


MAX1403CAI+-MAX1403EAI+
+3V, 18-Bit, Low-Power, Multichannel, Oversampling (Sigma-Delta) ADC
General Description
The MAX1403 18-bit, low-power, multichannel, serial-
output analog-to-digital converter (ADC) features
matched 200µA current sources for sensor excitation.
This ADC uses a sigma-delta modulator with a digital
decimation filter to achieve 16-bit accuracy. The digital
filter’s user-selectable decimation factor allows the con-
version resolution to be reduced in exchange for a
higher output data rate. True 16-bit performance is
achieved at an output data rate of up to 480sps. In
addition, the modulator sampling frequency may be
optimized for either lowest power dissipation or highest
throughput rate. The MAX1403 operates from +3V.
This device offers three fully differential input channels
that may be independently programmed with a gain
between +1V/V and +128V/V. Furthermore, it can com-
pensate an input-referred DC offset up to 117% of the
selected full-scale range. These three differential chan-
nels may also be configured to operate as five pseudo-
differential input channels. Two additional, fully
differential system-calibration channels are provided for
gain and offset error correction.
The MAX1403 can be configured to sequentially scan all
signal inputs and provide the results via the serial inter-
face with minimum communications overhead. When
used with a 2.4576MHz or 1.024MHz master clock, the
digital decimation filter can be programmed to produce
zeros in its frequency response at the line frequency and
associated harmonics, ensuring excellent line rejection
without the need for further postfiltering.
The MAX1403 is available in a 28-pin SSOP package.
Applications

Portable Industrial Instruments
Portable Weigh Scales
Loop-Powered Systems
Pressure Transducers
Features
18-Bit Resolution, Sigma-Delta ADC16-Bit Accuracy with No Missing Codes to 480spsMatched On-Board Current Sources (200µA) for
Sensor Excitation
Low Quiescent Current
250µA (operating mode)
2µA (power-down mode)
3 Fully Differential or 5 Pseudo-Differential Signal
Input Channels
2 Additional, Fully Differential Calibration
Channels/Auxiliary Input Channels
Programmable Gain and OffsetFully Differential Reference InputsConverts Continuously or On CommandAutomatic Channel Scanning and Continuous
Data Output Mode
Operates with Analog and Digital Supplies
from +2.7V to +3.6V
SPI™/QSPI™-Compatible 3-Wire Serial Interface28-Pin SSOP Package
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC

SCLK
DIN
DOUT
INT
VDD
DGND
AIN5
CALOFF+
CALOFF-
REFIN+
REFIN-
CALGAIN+
CALGAIN-
AIN6
AIN4
AIN3
AIN2
AIN1
AGND
OUT1
OUT2
DS0
DS1
RESET
CLKOUT
CLKIN
SSOP

TOP VIEW
MAX1403
PART

MAX1403CAI
MAX1403EAI-40°C to +85°C
0°C to +70°C
TEMP RANGEPIN-PACKAGE

28 SSOP
28 SSOP
Pin Configuration
Ordering Information
EVALUATION KIT
AVAILABLE

SPI and QSPI are trademarks of Motorola, Inc.
19-1481; Rev 1; 7/02
FS1 = 0; MF1, MF0 = 1,
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
ABSOLUTE MAXIMUM RATINGS
ELECTRICAL CHARACTERISTICS

(V+ = +2.7V to +3.6V, VDD= +2.7V to +3.6V, VREFIN+= +1.25V, REFIN- = AGND, fCLKIN= 2.4576MHz, TA= TMINto TMAX, unless
otherwise noted. Typical values are at TA= +25°C.)
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect device reliability.
V+ to AGND, DGND.................................................-0.3V to +6V
VDDto AGND, DGND...............................................-0.3V to +6V
AGND to DGND.....................................................-0.3V to +0.3V
Analog Inputs to AGND................................-0.3V to (V+ + 0.3V)
Analog Outputs to AGND.............................-0.3V to (V+ + 0.3V)
Reference Inputs to AGND...........................-0.3V to (V+ + 0.3V)
CLKIN and CLKOUT to DGND...................-0.3V to (VDD+ 0.3V)
All Other Digital Inputs to DGND..............................-0.3V to +6V
All Digital Outputs to DGND.......................-0.3V to (VDD+ 0.3V)
Maximum Current Input into Any Pin..................................50mA
Continuous Power Dissipation (TA= +70°C)
28-Pin SSOP (derate 9.52mW/°C above +70°C)........524mW
Operating Temperature Ranges
MAX1403CAI.....................................................0°C to +70°C
MAX1403EAI...................................................-40°C to +85°C
Storage Temperature Range.............................-60°C to +150°C
Lead Temperature (soldering, 10s).................................+300°C
µV/°C
For gains of 1, 2, 4
No missing codes guaranteed by design;
for filter settings with FS1 = 0
For gains of 1, 2, 4, 8, 16, 32, 64
For gain of 128
For gains of 1, 2, 4, 8, 16, 32, 64
For gain of 128
For gains of 1, 2, 4, 8, 16, 32, 64
For gain of 128
For gains of 1, 2, 4
For gains of 1, 2, 4, 8, 16, 32, 64
For gains of 8, 16, 32, 64, 128
For gains of 1, 2, 4
Depends on filter setting and selected gain
Relative to nominal of 1% FSR
For gains of 8, 16, 32, 64, 128
CONDITIONS

%FSR-2.52.5Bipolar Negative Full-Scale Error
ppm/°C5Gain-Error Drift (Note 6)1
%FSR-33Gain Error (Note 5)-22
%FSR-3.53.5
-2.52.5Positive Full-Scale Error
(Note 3)
0.3Bipolar Zero Drift
Bits16Noise-Free Resolution
%FSR-2.02.0Bipolar Zero Error
µV/°C0.3Unipolar Offset Drift0.5
(Tables 16a, 16b)Output Noise
%FSR-0.00150.0015INLIntegral Nonlinearity
(Note 1)
0.98Nominal Gain (Note 2)
%FSR-12Unipolar Offset Error
UNITSMINTYPMAXSYMBOLPARAMETER

For gains of 8, 16, 32, 64, 128µV/°C0.3Bipolar Negative Full-Scale Drift
For gains of 8, 16, 32, 64, 128
For gains of 1, 2, 4µV/°C0.3
0.8Full-Scale Drift (Note 4)
For gain of 128-3.53.5
±0.001
STATIC PERFORMANCE

FS1 = 0; MF1, MF0 = 1, 2, 3
Bipolar mode; FS1 = 0; MF1, MF0 = 0
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
ELECTRICAL CHARACTERISTICS (continued)

(V+ = +2.7V to +3.6V, VDD= +2.7V to +3.6V, VREFIN+= +1.25V, REFIN- = AGND, fCLKIN= 2.4576MHz, TA= TMINto TMAX, unless
otherwise noted. Typical values are at TA= +25°C.)
BUFF = 0
BUFF = 1
Bipolar mode
REFIN and AIN for
BUFF = 0
BUFF = 1
Unipolar mode
REFIN and AIN for BUFF = 0
REFIN and AIN for BUFF = 0
For filter notch 60Hz, ±0.02 ·fNOTCH,
MF1 = 0, MF0 = 0, fCLKIN= 2.4576MHz
For filter notch 50Hz, ±0.02 ·fNOTCH,
MF1 = 0, MF0 = 0, fCLKIN= 2.4576MHz
At DC
For filter notch 60Hz, ±0.02 ·fNOTCH,
MF1 = 0, MF0 = 0, fCLKIN= 2.4576MHz (Note 9)
DAC code = 0000
Unipolar mode
Bipolar mode
For filter notch 50Hz, ±0.02 ·fNOTCH,
MF1 = 0, MF0 = 0, fCLKIN= 2.4576MHz (Note 9)
CONDITIONS

AIN Input Capacitance
(Notes 12)10AIN Input Current (Note 11)1040DC Input Leakage Current
(Note 11)VAGNDV+
+ 200mV- 1.5
Absolute and Common-Mode
AIN Voltage RangeVAGNDV+
- 30mV+ 30mVAbsolute Input Voltage Range VAGNDV+Common-Mode Voltage Range
(Note 10)100NMRNormal Mode 60Hz Rejection
(Note 9)100NMRNormal Mode 50Hz Rejection
(Note 9)
-58.3558.35%FSR-116.7116.7Offset DAC Range (Note 7)
CMRCommon-Mode Rejection
µVRMS0Additional Noise from Offset
DAC (Note 8)
%FSR16.7Offset DAC Resolution8.35
-2.5+2.5
%FSR0Offset DAC Zero-Scale Error
UNITSMINTYPMAXSYMBOLPARAMETER
= +25°C= TMINto TMAX
BUFF = 1, all gains30
Unipolar input range (U/Bbit = 1)V0 to VREF/ gainAIN Differential Voltage Range
(Note 13)Bipolar input range (U/Bbit = 0)±VREF/ gain
Gain = 1
Gain = 2
Gain = 4
Gain =8, 16, 32, 64, 128
Input referred%FSR-3.5+3.5Offset DAC Full-Scale Error
OFFSET DAC
ANALOG INPUTS/REFERENCE INPUTS (Specifications for AIN and REFIN, unless otherwise noted.)

Gain = 1, 2, 4, 8, 16, 32, 64
Gain = 128
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
ELECTRICAL CHARACTERISTICS (continued)

(V+ = +2.7V to +3.6V, VDD= +2.7V to +3.6V, VREFIN+= +1.25V, REFIN- = AGND, fCLKIN= 2.4576MHz, TA= TMINto TMAX, unless
otherwise noted. Typical values are at TA= +25°C.)
MAX1403

VDD- 0.3
Compliance Voltage RangeVAGNDV+-1.0
Drift Match5
Match±1OUT1 to OUT2
Drift100
Initial Tolerance15
CurrentIEXC200
VDD- 0.3DOUT and INT,ISOURCE= 100µAOutput High Voltage (Note 15)VOH
0.4CLKOUT, ISINK= 10µA
Drift±0.05
Initial Tolerance±10
CurrentIBO0.1
Input High VoltageVIHV
ppm/°C
ppm/°C
%/°C
CLKIN only
All inputs except CLKIN
REFIN+ - REFIN- Voltage
(Note 14)1.25V
±5% for specified performance; functional
with lower VREF
Input Low VoltageVIL
Floating-State Leakage CurrentIL-1010
Floating-State Output
Capacitance CO
DOUT and INT,ISINK= 100µA
Output Low Voltage (Note 15)VOL
Input HysteresisVHYSAll inputs except CLKIN
CLKIN only
Input CurrentIIN-10+10
All inputs except CLKIN
PARAMETERSYMBOLMINTYPMAXUNITS
AIN and REFIN Input Sampling
FrequencyfS(Table 15)Hz
CONDITIONS

CLKOUT, ISOURCE= 10µA
TRANSDUCER EXCITATION CURRENTS
TRANSDUCER BURN-OUT
(Note 16)
LOGIC INPUTS
LOGIC OUTPUTS

Power-Supply Rejection V+
(Note 17)PSR(Note 18)
VDDVoltageVDD2.73.6VoltageV+2.73.6For specified performance
POWER REQUIREMENTS
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC

2.4576MHz
1.024MHzBuffers off
Buffers off
Buffers on
2.4576MHz
1.024MHz
Buffers off
Buffers off
Buffers on
Normal mode,
MF1 = 0,
MF0 = 0
Buffers on610
Buffers on
2X mode,
MF1 = 0,
MF0 = 1
CONDITIONS
PD bit = 1, external clock stopped
2.4576MHz
1.024MHzBuffers off
Buffers off
Buffers on
2.4576MHz
1.024MHz
Buffers off
Buffers off
Buffers on
4X mode,
MF1 = 1,
MF0 = 0
Buffers on4.8
Buffers on
8X mode,
MF1 = 1,
MF0 = 1
IV+V+ Current
V+ Standby Current (Note 19)
2X mode,
MF1 = 0, MF0 = 10.170.35
Normal mode,
MF1 = 0, MF0 = 0
PD bit = 1, external clock stopped110
150300VDDStandby Current (Note 19)1.024MHz
2.4576MHz
1.024MHz
2.4576MHz
8X mode,
MF1 = 1, MF0 = 10.320.504X mode,
MF1 = 1, MF0 = 00.220.40
1.024MHz
2.4576MHz
IDDDigital Supply Current
1.024MHz
2.4576MHz
UNITSMINTYPMAXSYMBOLPARAMETER

ELECTRICAL CHARACTERISTICS (continued)

(V+ = +2.7V to +3.6V, VDD= +2.7V to +3.6V, VREFIN+= +1.25V, REFIN- = AGND, fCLKIN= 2.4576MHz, TA= TMINto TMAX, unless
otherwise noted. Typical values are at TA= +25°C.)
ANALOG POWER-SUPPLY CURRENT
(Measured with digital inputs at either DGND or VDD, external CLKIN, burn-out and
transducer excitation currents disabled, X2CLK = 0, CLK = 0 for 1.024MHz, CLK = 1 for 2.4576MHz.)
DIGITAL POWER-SUPPLY CURRENT
(Measured with digital inputs at either DGND or VDD, external CLKIN, burn-out and
transducer excitation currents disabled, X2CLK = 0, CLK = 0 for 1.024MHz, CLK = 1 for 2.4576MHz.)
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
Note 1:
Contact factory for INL limits applicable with FS1 = 0 and MF1, MF0 = 1, 2, or 3.
Note 2:
Nominal gain is 0.98. This ensures a full-scale input voltage may be applied to the part under all conditions without caus-
ing saturation of the digital output data.
Note 3:
Positive Full-Scale Error includes zero-scale errors (unipolar offset error or bipolar zero error) and applies to both unipolar
and bipolar input ranges. This error does not include the nominal gain of 0.98.
Note 4:
Full-Scale Drift includes zero-scale drift (unipolar offset drift or bipolar zero drift) and applies to both unipolar and bipolar
input ranges.
Note 5:
Gain Error does not include zero-scale errors. It is calculated as (full-scale error - unipolar offset error) for unipolar ranges
and as (full-scale error - bipolar zero error) for bipolar ranges. This error does not include the nominal gain of 0.98.
Note 6:
Gain-Error Drift does not include unipolar offset drift or bipolar zero drift. It is effectively the drift of the part if zero-scale
error is removed.
Note 7:
Use of the offset DAC does not imply that any input may be taken below AGND.
Note 8:
Additional noise added by the offset DAC is dependent on the filter cutoff, gain, and DAC setting. No noise is added for a
DAC code of 0000.
Note 9:
Guaranteed by design or characterization; not production tested.
Note 10:
The absolute input voltage must be within the input voltage range specification.
Note 11:
All AIN and REFIN pins have identical input structures. Leakage is production tested only for the AIN3, AIN4, AIN5,
CALGAIN, and CALOFF inputs.
Note 12:
The dynamic load presented by the MAX1403 analog inputs for each gain setting is discussed in detail in the Switching
Network section.Values are provided for the maximum allowable external series resistance.
Note 13:
The input voltage range for the analog inputs is with respect to the voltage on the negative input of its respective differen-
tial or pseudo-differential pair. Table 5 shows which inputs form differential pairs.
Note 14:
VREF= VREFIN+- VREFIN-.
Note 15:
These specifications apply to CLKOUT only when driving a single CMOS load.
2.4576MHz
1.024MHzBuffers off
Buffers off
Buffers on
2.4576MHz
1.024MHz
Buffers off
Buffers off
Buffers on
Normal mode,
MF1 = 0,
MF0 = 0
Buffers on2.28
Buffers on
2X mode,
MF1 = 0,
MF0 = 1
CONDITIONS
2.4576MHz
1.024MHzBuffers off
Buffers off
Buffers on
2.4576MHz
1.024MHz
Buffers off
Buffers off
Buffers on
4X mode,
MF1 = 1,
MF0 = 0
Buffers on16.4
Buffers on
8X mode,
MF1 = 1,
MF0 = 1
16.921.45Power Dissipation
(Note 19)770µWStandby Power Dissipation
UNITSMINTYPMAXSYMBOLPARAMETER
ELECTRICAL CHARACTERISTICS (continued)
(V+ = +2.7V to +3.6V, VDD= +2.7V to +3.6V, VREFIN+= +1.25V, REFIN- = AGND, fCLKIN= 2.4576MHz, TA= TMINto TMAX, unless
otherwise noted. Typical values are at TA= +25°C.)
POWER DISSIPATION
(V+ = VDD= +3.3V, digital inputs = 0 or VDD, external CLKIN, burn-out and transducer excitation currents
disabled, X2CLK = 0, CLK = 0 for 1.024MHz, CLK = 1 for 2.4576MHz.)
100MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
TIMING CHARACTERISTICS

(V+ = +2.7V to +3.6V, VDD= +2.7V to +3.6V, AGND = DGND, fCLKIN= 2.4576MHz, input logic 0 = 0V, logic 1 = VDD, TA= TMINto
TMAX, unless otherwise noted.) (Notes 20, 21, 22)
Bus Relinquish Time After SCLK
Rising Edge (Note 27)t10ns
SCLK Falling Edge to Data Valid
Delay (Notes 25, 26)t60100ns
INTHigh Time tINT560 / NtCLKIN
X2CLK = 1, N = 2(2 · MF1 + MF0)
Crystal oscillator or clock exter-
nally supplied for specified perfor-
mance (Notes 23, 24)
SCLK Setup to Falling Edge CSt430ns
SCLK Low Pulse Widtht8100ns100
SCLK Rising Edge to INTHigh
(Note 28)t11200Rising Edge to SCLK Rising
Edge Hold Time (Note 22)t90ns
SCLK High Pulse Widtht7100nsFalling Edge to SCLK Falling
Edge Setup Timet530ns
280 / N
· tCLKIN

INTto CSSetup Time (Note 9)t3
X2CLK = 0, N = 2(2 · MF1 + MF0)ns
RESETPulse Width Lowt2100ns
Master Clock Input Low TimefCLKIN LO0.4 ·
tCLKINnstCLKIN= 1 / fCLKIN, X2CLK = 0
Master Clock Input High TimefCLKIN HI0.4 ·
tCLKINnstCLKIN= 1 / fCLKIN, X2CLK = 0
Master Clock FrequencyfCLKIN
MHz
PARAMETERSYMBOLMINTYPMAXUNITS

CONDITIONS
X2CLK = 0
X2CLK = 1
Note 16:
The burn-out currents require a 500mV overhead between the analog input voltage and both V+ and AGND to operate
correctly.
Note 17:
Measured at DC in the selected passband. PSR at 50Hz will exceed 120dB with filter notches of 25Hz or 50Hz and FAST
bit = 0. PSR at 60Hz will exceed 120dB with filter notches of 20Hz or 60Hz and FAST bit = 0.
Note 18:
PSR depends on gain. For a gain of +1V/V, PSR is 70dB typical. For a gain of +2V/V, PSR is 75dB typical. For a gain of
+4V/V, PSR is 80dB typical. For gains of +8V/V to +128V/V, PSR is 85dB typical.
Note 19:
Standby power-dissipation and current specifications are valid only with CLKIN driven by an external clock and with the
external clock stopped. If the clock continues to run in standby mode, the power dissipation will be considerably higher.
When used with a resonator or crystal between CLKIN and CLKOUT, the actual power dissipation and IDDin standby
mode will depend on the resonator or crystal type.nst12SCLK Setup to Falling Edge CS
SERIAL-INTERFACE READ OPERATION
SERIAL-INTERFACE WRITE OPERATION
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
Note 20:
All input signals are specified with tr= tf= 5ns (10% to 90% of VDD) and timed from a voltage level of 1.6V.
Note 21:
See Figure 4.
Note 22:
Timings shown in tables are for the case where SCLK idles high between accesses. The part may also be used with SCLK
idling low between accesses, provided CSis toggled. In this case SCLK in the timing diagrams should be inverted and
the terms “SCLK Falling Edge” and “SCLK Rising Edge” exchanged in the specification tables. If CSis permanently tied
low, the part should only be operated with SCLK idling high between accesses.
Note 23:
CLKIN duty cycle range is 45% to 55%. CLKIN must be supplied whenever the MAX1403 is not in standby mode. If no
clock is present, the device can draw higher current than specified.
Note 24:
The MAX1403 is production tested with fCLKINat 2.5MHz (1MHz for some IDDtests).
Note 25:
Measured with the load circuit of Figure 1 and defined as the time required for the output to cross the VOLor VOHlimits.
Note 26:
For read operations, SCLK active edge is falling edge of SCLK.
Note 27:
Derived from the time taken by the data output to change 0.5V when loaded with the circuit of Figure 1. The number is
then extrapolated back to remove effects of charging or discharging the 50pF capacitor. This ensures that the times quot-
ed in the timing characteristics are true bus-relinquish times and are independent of external bus loading capacitances.
Note 28:
INTreturns high after the first read after an output update. The same data can be read again while INTis high, but be
careful not to allow subsequent reads to occur close to the next output update.
Note 29:
Auxiliary inputs DS0 and DS1 are latched on the first falling edge of SCLK during a data-read cycle.
SCLK High Pulse Widtht16100ns
SCLK Low Pulse Widtht17100ns
Data Valid to SCLK Rising Edge
Hold Timet150ns
PARAMETERSYMBOLMINTYPMAXUNITS
Falling Edge to SCLK Falling
Edge Setup Timet1330ns
Data Valid to SCLK Rising Edge
Setup Timet1430ns
CONDITIONS
TIMING CHARACTERISTICS (continued)

(V+ = +2.7V to +3.6V, VDD= +2.7V to +3.6V, AGND = DGND, fCLKIN= 2.4576MHz, input logic 0 = 0V, logic 1 = VDD, TA= TMINto
TMAX, unless otherwise noted.) (Notes 20, 21, 22)Rising Edge to SCLK Rising
Edge Hold Timet180ns
DS0/DS1 to SCLKFalling Edge
Hold Time (Notes 21, 29)t200ns
DS0/DS1 to SCLKFalling Edge
Setup Time (Notes 21, 29)t1940ns
100μA
at VDD = +3.3V
OUTPUT
PIN
50pF100μA
at VDD = +3.3V
Figure 1. Load Circuit for Bus-Relinquish Time and VOLand
AUXILIARY DIGITAL INPUTS (DS0 and DS1)
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC

OUT1 AND OUT2 COMPLIANCE
MAX1402 toc01
COMPLIANCE VOLTAGE (V)
OUTPUT CURRENT (
V+ = +3.3V-15
DIFFERENTIAL NONLINEARITY
MAX1403-02
DIFFERENTIAL INPUT VOLTAGE (V)
DNL (ppm)
480sps
GAIN = +1V/V
262, 144 pts
MAX1403-03
DIFFERENTIAL INPUT VOLTAGE (V)
INL (ppm)
INTEGRAL NONLINEARITY

480sps
GAIN = +1V/V
262, 144 pts
VDD SUPPLY CURRENT vs. TEMPERATURE
(20sps OUTPUT DATA RATE UNBUFFERED)
MAX1403 toc04
TEMPERATURE (°C)
SUPPLY CURRENT (
VDD = +3.6V
(NOTE 30)
V+ SUPPLY CURRENT vs. TEMPERATURE
(20sps OUTPUT DATA RATE)
MAX1403 toc07
TEMPERATURE (°C)
V+ SUPPLY CURRENT (BUFFERED
UNBUFFERED
VDD SUPPLY CURRENT vs. TEMPERATURE
(60sps OUTPUT DATA RATE UNBUFFERED)
MAX1403 toc05
TEMPERATURE (°C)
SUPPLY CURRENT (
VDD = +3.6V
(NOTE 30)
VDD SUPPLY CURRENT vs. TEMPERATURE
(120sps OUTPUT DATA RATE UNBUFFERED)
MAX1403 toc06
TEMPERATURE (°C)
SUPPLY CURRENT (
VDD = +3.6V
(NOTE 30)
V+ SUPPLY CURRENT vs. TEMPERATURE
(60sps OUTPUT DATA RATE)
MAX1403 toc08
TEMPERATURE (°C)
V+ SUPPLY CURRENT (BUFFERED
UNBUFFERED
V+ SUPPLY CURRENT vs. TEMPERATURE
(120sps OUTPUT DATA RATE)
MAX1403 toc09
TEMPERATURE (°C)
V+ SUPPLY CURRENT (BUFFERED
UNBUFFERED
Typical Operating Characteristics

(V+ = +3V, VDD= +3V, VREFIN+= +1.25V, REFIN- = AGND, fCLKIN= 2.4576MHz, transducer excitation currents disabled, TA
+25°C, unless otherwise noted.)
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC

VDD SUPPLY CURRENT vs. TEMPERATURE
(240sps OUTPUT DATA RATE UNBUFFERED)
MAX1403 toc10
TEMPERATURE (°C)
SUPPLY CURRENT (
VDD = +3.6V
(NOTE 30)
VDD SUPPLY CURRENT vs. TEMPERATURE
(480sps OUTPUT DATA RATE UNBUFFERED)
MAX1403 toc11
TEMPERATURE (°C)
SUPPLY CURRENT (
VDD = +3.6V
(NOTE 30)
V+ SUPPLY CURRENT vs. TEMPERATURE
(240sps OUTPUT DATA RATE)
MAX1403 toc12
TEMPERATURE (°C)
V+ SUPPLY CURRENT (BUFFERED
UNBUFFERED
V+ SUPPLY CURRENT vs. TEMPERATURE
(480sps OUTPUT DATA RATE)
MAX1403 toc13
TEMPERATURE (°C)
V+ SUPPLY CURRENT (BUFFERED
UNBUFFERED
Typical Operating Characteristics (continued)

(V+ = +3V, VDD= +3V, VREFIN+= +1.25V, REFIN- = AGND, fCLKIN= 2.4576MHz, transducer excitation currents disabled, TA=
+25°C, unless otherwise noted.)
Note 30:
Minimize capacitive loading at CLKOUT for lowest VDDsupply current. Typical Operating Characteristicsshow VDD
supply current with CLKOUT loaded by 120pF.
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
Pin Description
AIN5Analog Input Channel 5. Used as a differential or pseudo-differential input with AIN6 (see On-Chip
Registerssection).
NAMEFUNCTION
CLKIN
Clock Input. A crystal can be connected across CLKIN and CLKOUT. Alternatively, drive CLKIN with a
CMOS-compatible clock at a nominal frequency of 2.4576MHz or 1.024MHz, and leave CLKOUT uncon-
nected. Frequencies of 4.9152MHz and 2.048MHz may be used if the X2CLK control bit is set to 1.
PIN
CLKOUT
Clock Output. When deriving the master clock from a crystal, connect the crystal between CLKIN and
CLKOUT. In this mode, the on-chip clock signal is not available at CLKOUT. Leave CLKOUT unconnected
when CLKIN is driven with an external clock.CS
Chip-Select Input. This active-low logic input is used to enable the digital interface. With CShard-wired
low, the MAX1403 operates in its 3-wire interface mode with SCLK, DIN, and DOUT used to interface to
the device. CSis used either to select the device in systems with more than one device on the serial bus,
or as a frame-synchronization signal for the MAX1403, when a continuous SCLK is used.RESETActive-Low Reset Input. Drive low to reset the control logic, interface logic, digital filter, and analog modu-
lator to power-on status. RESETmust be high and CLKIN must be toggling in order to exit reset. DS1Digital Input for Auxiliary Data Input Bit 1. The status of this bit is reflected in the output data by bit D4.
Used to communicate the status of DS1 via the serial interface.DS0Digital Input for Auxiliary Data Input Bit 0. The status of this bit is reflected in the output data by bit D3.
Used to communicate the status of DS0 via the serial interface.OUT2Transducer Excitation Current Source 2OUT1Transducer Excitation Current Source 1AGNDAnalog Ground. Reference point for the analog circuitry. AGND connects to the IC substrate.V+Analog Positive Supply Voltage (+2.7V to +3.6V).AIN1Analog Input Channel 1. May be used as a pseudo-differential input with AIN6 as common, or as the posi-
tive input of the AIN1/AIN2 differential analog input pair (see On-Chip Registerssection).AIN2Analog Input Channel 2. May be used as a pseudo-differential input with AIN6 as common, or as the neg-
ative input of the AIN1/AIN2 differential analog input pair (see On-Chip Registerssection).AIN3Analog Input Channel 3. May be used as a pseudo-differential input with AIN6 as common, or as the posi-
tive input of the AIN3/AIN4 differential analog input pair (see On-Chip Registerssection).AIN4Analog Input Channel 4. May be used as a pseudo-differential input with AIN6 as common, or as the neg-
ative input of the AIN3/AIN4 differential analog input pair (see On-Chip Registerssection).AIN6Analog Input 6. May be used as a common point for AIN1 through AIN5 in pseudo-differential mode, or as
the negative input of the AIN5/AIN6 differential analog input pair (see On-Chip Registerssection).CALGAIN-
Negative Gain Calibration Input. Used for system gain calibration. It forms the negative input of a fully
differential input pair with CALGAIN+. Normally these inputs are connected to reference voltages in the
system. When system gain calibration is not required and the auto-sequence mode is used, the
CALGAIN+/CALGAIN- input pair provides an additional fully differential input channel.CALGAIN+
Positive Gain Calibration Input. Used for system gain calibration. It forms the positive input of a fully
differential input pair with CALGAIN-. Normally these inputs are connected to reference voltages in the
system. When system gain calibration is not required and the auto-sequence mode is used, the
CALGAIN+/CALGAIN- input pair provides an additional fully differential input channel.
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
Pin Description (continued)
NAMEFUNCTIONPIN
REFIN-Negative Differential Reference Input. Bias REFIN- between V+ and AGND, provided that REFIN+ is more
positive than REFIN-.REFIN+Positive Differential Reference Input. Bias REFIN+ between V+ and AGND, provided that REFIN+ is more
positive than REFIN-.CALOFF-
Negative Offset Calibration Input. Used for system offset calibration. It forms the negative input of a fully
differential input pair with CALOFF+. Normally these inputs are connected to zero-reference voltages in
the system. When system offset calibration is not required and the auto-sequence mode is used, the
CALOFF+/CALOFF- input pair provides an additional fully differential input channel.CALOFF+
Positive Offset Calibration Input. Used for system offset calibration. It forms the positive input of a fully
differential input pair with CALOFF-. Normally these inputs are connected to zero-reference voltages in the
system. When system offset calibration is not required and the auto-sequence mode is used, the
CALOFF+/CALOFF- input pair provides an additional fully differential input channel.DGNDDigital Ground. Reference point for digital circuitry.VDDDigital Supply Voltage (+2.7V to +3.6V)INT
Interrupt Output. A logic low indicates that a new output word is available from the data register. INT
returns high upon completion of a full output word read operation. INTalso returns high for short periods
(determined by the filter and clock control bits) if no data read has taken place. A logic high indicates
internal activity, and a read operation should not be attempted under this condition. INTcan also provide
a strobe to indicate valid data at DOUT (MDOUT = 1).DOUT
Serial Data Output. DOUT outputs data from the internal shift register containing information from the
Communications Register, Global Setup Registers, Transfer Function Registers, or Data Register. DOUT
can also provide the digital bit stream directly from the Σ-Δmodulator (MDOUT = 1).DIN
Serial Data Input. Data on DIN is written to the input shift register and later transferred to the
Communications Register, Global Setup Registers, Special Function Register, or Transfer Function
Registers, depending on the register selection bits in the Communications Register.SCLK
Serial Clock Input. Apply an external serial clock to transfer data to and from the MAX1403. This serial
clock can be continuous, with data transmitted in a train of pulses, or intermittently. If CSis used to frame
the data transfer, then SCLK may idle high or low between conversions and CSdetermines the desired
active clock edge (see Selecting Clock Polarity). If CSis tied permanently low, SCLK must idle high
between data transfers.
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
_______________Detailed Description
Circuit Description

The MAX1403 is a low-power, multichannel, serial-output,
sigma-delta ADC designed for applications with a wide
dynamic range, such as weigh scales and pressure
transducers. The functional block diagram in Figure 2
contains a switching network, a modulator, a PGA, two
buffers, an oscillator, an on-chip digital filter, two
matched transducer excitation current sources, and a
bidirectional serial communications port.
Three fully differential input channels feed into the
switching network. Each channel may be independent-
ly programmed with a gain between +1V/V and
+128V/V. These three differential channels may also be
configured to operate as five pseudo-differential input
channels. Two additional, fully differential system-cali-
bration channels allow system gain and offset error to
be measured. These system-calibration channels can
be used as additional differential signal channels when
dedicated gain and offset error correction channels are
not required.
Two chopper-stabilized buffers are available to isolate
the selected inputs from the capacitive loading of the
PGA and modulator. Three independent DACs provide
compensation for the DC component of the input signal
on each of the differential input channels.
The sigma-delta modulator converts the input signal into
a digital pulse train whose average duty cycle represents
the digitized signal information. The pulse train is then
processed by a digital decimation filter, resulting in a
conversion accuracy exceeding 16 bits. The digital filter’s
decimation factor is user-selectable, which allows the
conversion result’s resolution to be reduced to achieve a
higher output data rate. When used with 2.4576MHz or
1.024MHz master clocks, the decimation filter can be
programmed to produce zeros in its frequency response
at the line frequency and associated harmonics. This
ensures excellent line rejection without the need for fur-
ther postfiltering. In addition, the modulator sampling
frequency can be optimized for either lowest power dis-
sipation or highest output data rate.
AGND
DGND
VDD
CALOFF+
OUT2
OUT1
CALGAIN+
CALOFF-
CALGAIN-
AIN1
AIN2
AIN3
AIN4
AIN5
AIN6
SWITCHING
NETWORKMODULATOR
DAC
PGAV+
BUFFER
BUFFER
AGND
DIGITAL
FILTER
SCLK
DIN
DOUT
INT
DS0
DS1
RESET
CLKIN
CLKOUT
REFIN+
REFIN-
DIVIDER
MAX1403
INTERFACE
AND CONTROL
CLOCK
GEN
Figure 2. Functional Diagram
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC

The MAX1403 can be configured to sequentially scan
all signal inputs and to transmit the results through the
serial interface with minimum communications over-
head. The output word contains a channel identification
tag to indicate the source of each conversion result.
Serial Digital Interface

The serial digital interface provides access to eight on-
chip registers (Figure 3). All serial-interface commands
begin with a write to the communications register
(COMM). On power-up, system reset, or interface reset,
the part expects a write to its communications register.
The COMM register access begins with a 0 start bit.
The COMM register R/Wbit selects a read or write
operation, and the register select bits (RS2, RS1, RS0)
select the register to be addressed. Hold DIN high
when not writing to COMM or another register (Table 1).
The serial interface consists of five signals: CS, SCLK,
DIN, DOUT, and INT. Clock pulses on SCLK shift bits
into DIN and out of DOUT. INTprovides an indication
that data is available. CSis a device chip-select input
as well as a clock polarity select input (Figure 4).
Using CSallows the SCLK, DIN, and DOUT signals to
be shared among several SPI-compatible devices.
When short on I/O pins, connect CSlow and operate
the serial digital interface in CPOL = 1, CPHA = 1 mode
using SCLK, DIN, and DOUT. This 3-wire interface mode
is ideal for opto-isolated applications. Furthermore, a
microcontroller (such as a PIC16C54 or 80C51) can
use a single bidirectional I/O pin for both sending to
DIN and receiving from DOUT (see Applications
Information), because the MAX1403 drives DOUT only
during a read cycle.
Additionally, connecting the INTsignal to a hardware
interrupt allows faster throughput and reliable, collision-
free data flow.
The MAX1403 features a mode where the raw modula-
tor data output is accessible. In this mode, the DOUT
and INTfunctions are reassigned (see the Modulator
Data Outputsection).
DATA REGISTER D1–D0/CID
RS0
GLOBAL SETUP REGISTER 1
GLOBAL SETUP REGISTER 2
SPECIAL FUNCTION REGISTER
XFER FUNCTION REGISTER 1
XFER FUNCTION REGISTER 2
XFER FUNCTION REGISTER 3
DATA REGISTER D17–D10
DATA REGISTER D9–D2
COMMUNICATIONS REGISTER
RS1RS2DIN
DOUT
REGISTER
SELECT
DECODER
Figure 3. Register Summary
DIN
(DURING
WRITE)*
DOUT
(DURING
READ)*
DS1, DS0
MSBD6D5D4D3D2D1D0
MSBD6D5D4D3D2D1D0
INT
t10t6
t20t19
t17
t16
t13
t12
t18
t11
t15
t14
SCLK
(CPOL = 1)
SCLK
(CPOL = 0)
*DOUT IS HIGH IMPEDANCE DURING THE WRITE CYCLE; DIN IS IGNORED
DURING THE READ CYCLE.
Figure 4. Serial-Interface Timing
Table 1. Control-Register Addressing

RS1

RS0
1Global Setup Register 1001Special Function Register0
Global Setup Register 2
Communications Register01Transfer Function Register 2101Data Register1
Transfer Function Register 3
Transfer Function Register 1
RS2TARGET REGISTER
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
Selecting Clock Polarity

The serial interface can be operated with the clock idling
either high or low. This is compatible with Motorola’s SPI
interface operated in CPOL = 1, CPHA = 1 mode or
CPOL = 0, CPHA = 1 mode. The clock polarity is deter-
mined by the state of SCLK at the falling edge of CS.
Ensure that the setup times t4/t12and t5/t13are not violat-
ed. If CSis connected to ground, resulting in no falling
edge on CS, SCLK must idle high (CPOL = 1, CPHA = 1).
Data-Ready Signal (DRDY bit true or I
INNTT= low)
The data-ready signal indicates that new data may be
read from the 24-bit data register. After the end of a suc-
cessful data register read, the data-ready signal
becomes false. If a new measurement completes before
the data is read, the data-ready signal becomes false.
The data-ready signal becomes true again when new
data is available in the data register.
The MAX1403 provides two methods of monitoring the
data-ready signal. INTprovides a hardware solution
(active low when data is ready to be accessed), while
the DRDY bit in the COMM register provides a software
solution (active high).
Read data as soon as possible once data-ready
becomes true. This becomes increasingly important for
faster measurement rates. If the data read is delayed
significantly, a collision may result. A collision occurs
when a new measurement completes during a data-
register read operation. After a collision, information in
the data register is invalid. The failed read operation
must be completed even though the data is invalid.
Resetting the Interface

Reset the serial interface by clocking in 32 1s.
Resetting the interface does not affect the internal reg-
isters.
If continuous data output mode is in use, clock in eight
0s followed by 32 1s. More than 32 1s may be clocked
in, since a leading 0 is used as the start bit for all oper-
ations.
Continuous Data Output Mode

When scanning the input channels (SCAN = 1), the ser-
ial interface allows the data register to be read repeat-
edly without requiring a write to the COMM register.
The initial COMM write (01111000) is followed by 24
clocks (DIN = high) to read the 24-bit data register.
Once the data register has been read, it can be read
again after the next conversion by writing another 24
clocks (DIN = high). Terminate the continuous data out-
put mode by writing to the COMM register with any
valid access.
Modulator Data Output (MDOUT = 1)

Single-bit, raw modulator data is available at DOUT for
custom filtering when MDOUT = 1. INTprovides a mod-
ulator clock for data synchronization. Data is valid on
the falling edge of INT. Write operations can still be
performed; however, read operations are disabled.
After MDOUT is returned to 0, valid data is accessed
by the normal serial-interface read operation.
On-Chip Registers
Communications Register
0/DRDY:
(Default = 0) Data Ready Bit. On a write, this
bit must be reset to 0 to signal the start of the Com-
munications Register data word. On a read, a 1 in this
location (0/DRDY) signifies that valid data is available in
the data register. This bit is reset after the data register
is read or, if data is not read, 0/DRDY will go low at the
end of the next measurement.
RS2, RS1, RS0:
(Default = 0, 0, 0) Register Select
Bits. These bits select the register to be accessed
(Table 1).
R/W:
(Default = 0) Read/Write Bit. When set high, the
selected register is read; when R/W= 0, the selected
register is written.
RESET:
(Default = 0) Software Reset Bit. Setting this
bit high causes the part to be reset to its default power-
up condition (RESET = 0).
STDBY:
(Default = 0) Standby Power-Down Bit. Setting
the STDBY bit places the part in “standby” condition,
shutting down everything except the serial interface
and the CLK oscillator.
FSYNC:
(Default = 0) Filter Sync Bit. When FSYNC = 0,
conversions are automatically performed at a data rate
determined by CLK, FS1, FS0, MF1, and MF0 bits.
When FSYNC = 1, the digital filter and analog modulator
First Bit (MSB)(LSB)
FUNCTION

STDBY
RESET
NameFSYNC
REGISTER SELECT BITS

RS0
RS1
DATA
RDY

Defaults
RS20
R/W0/DRDY
Communications Register
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC

are held in reset, inhibiting normal self-timed operation.
This bit may be used to convert on command to mini-
mize the settling time to valid output data, or to synchro-
nize operation of a number of MAX1403s. FSYNC does
not reset the serial interface or the 0/DRDY flag. To clear
the 0/DRDY flag while FSYNC is active, simply read the
data register.
Global Setup Register 1
A1, A0:
(Default = 0, 0) Channel-Selection Control Bits.
These bits (combined with the state of the DIFF, M1,
and M0 bits) determine the channel selected for con-
version according to Tables 8, 9, and 10. These bits
are ignored if the SCAN bit is set.
MF1, MF0:
(Default = 0, 0) Modulator Frequency Bits.
MF1 and MF0 determine the ratio of CLKIN oscillator fre-
quency to modulator operating frequency. They affect
the output data rate, the position of the digital filter notch
frequencies, and the power dissipation of the device.
Achieve lowest power dissipation with MF1 = 0 and MF0
= 0. Highest power dissipation and fastest output data
rate occur with these bits set to 1, 1 (Table 2).
CLK:
(Default = 1) CLK Bit. The CLK bit is used in con-
junction with X2CLK to tell the MAX1403 the frequency
of the CLKIN input signal. If CLK = 0, a CLKIN input fre-
quency of 1.024MHz (2.048MHz for X2CLK = 1) is
expected. If CLK = 1, a CLKIN input frequency of
2.4576MHz (4.9152MHz for X2CLK = 1) is expected.
This bit affects the decimation factor in the digital filter
and thus the output data rate (Table 2).
FS1, FS0:
(Default = 0, 1) Filter Selection Bits. These
bits (in conjunction with the CLK bit) control the deci-
mation ratio of the digital filter. They determine the out-
put data rate, the position of the digital filter frequency
response notches, and the noise present in the output
result (Table 2).
FAST:
(Default 0) Fast Bit. FAST = 0 causes the digital
filter to perform a SINC3filter function on the modulator
data stream. The output data rate will be deter-
mined by the values in the CLK, FS1, FS0, MF1, and
MF0 bits (Table 2). The settling time for SINC3 function
is 3 ·[1 / (output data rate)]. In SINC3mode, the
MAX1403 automatically holds the DRDY signal false
(after any significant configuration change) until settled
data is available. FAST = 1 causes the digital filter to
perform a SINC1filter function on the modulator data
stream. The signal-to-noise ratio achieved with this filter
function is less than that of the SINC3filter; however,
SINC1settles in a single output sample period rather
than a minimum of three output sample periods for
SINC3. When switching from SINC1to SINC3mode, the
DRDY flag will be deasserted and reasserted after the
filter has fully settled. This mode change requires a
minimum of three samples.
Global Setup Register 2
SCAN:
(Default = 0) Scan Bit. Setting this bit to a 1
causes sequential scanning of the input channels as
determined by DIFF, M1, and M0 (see Scanning(Scan-
Mode) section). When SCAN = 0, the MAX1403 repeat-
edly measures the unique channel selected by A1, A0,
DIFF, M1, and M0 (Table 4).
M1, M0:
(Default 0, 0) Mode Control Bits. These bits
control access to the calibration channels CALOFF and
CALGAIN. When SCAN = 0, setting M1 = 0 and M0 = 1
selects the CALOFF input, and M1 = 1 and M0 = 0
selects the CALGAIN input (Table 3). When SCAN = 1
and M1 ≠M0, the scanning sequence includes both
CALOFF and CALGAIN inputs (Table 4). When SCAN is
set to 1 and the device is scanning the available input
channels, selection of either calibration mode (01 or 10)
will cause the scanning sequence to be extended to
include a conversion on both the CALGAIN+/CALGAIN-
input pair and the CALOFF+/CALOFF-input pair. The
First Bit (MSB)(LSB)
First Bit (MSB)(LSB)
CLK1
Defaults
CHANNEL SELECTION

MF1
MF0
MODULATOR
FREQUENCY

FASTName
FS1
FS0
FILTER SELECTION

FUNCTION

SCANDIFF0
Defaults0
BUFF
MODE CONTROL

X2CLKName
BOUT
IOUT
FUNCTION
Global Setup Register 2
Global Setup Register 1
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC

exact sequence depends on the state of the DIFF bit
(Table 4). When scanning, the calibration channels use
the PGA gain, format, and DAC settings defined by the
contents of Transfer Function Register 3.
BUFF:
(Default = 0) The BUFF bit controls operation of
the input buffer amplifiers. When this bit is 0, the inter-
nal buffers are bypassed and powered down. When
this bit is set high, the buffers drive the input sampling
capacitors and minimize the dynamic input load.
DIFF:
(Default = 0) Differential/Pseudo-Differential Bit.
When DIFF = 0, the part is in pseudo-differential mode,
and AIN1–AIN5 are measured respective to AIN6, the
analog common. When DIFF = 1, the part is in differen-
tial mode with the analog inputs defined as AIN1/AIN2,
AIN3/AIN4, and AIN5/AIN6. The available input chan-
nels for each mode are tabulated in Table 5. Note that
DIFF also affects the scanning sequence when the part
is placed in SCAN mode (Table 4).
BOUT:
(Default = 0) Burn-Out Current Bit. Setting BOUT
= 1 connects 100nA current sources to the selected ana-
log input channel. This mode is used to check that a
transducer has not burned out or opened circuit. The
burn-out current source must be turned off (BOUT = 0)
before measurement to ensure best linearity.
IOUT:
(Default = 0) The IOUT bit controls the
Transducer Excitation Currents. A 0 in this bit disables
OUT1 and OUT2, effectively making these pins high-
impedance. A 1 in this location activates both IOUT1
and IOUT2, causing each pin to source 200µA.
X2CLK:
(Default = 0) Times-Two Clock Bit. Setting this
bit to 1 selects a divide-by-2 prescaler in the clock sig-
nal path. This allows use of a higher frequency crystal
or clock source and improves immunity to asymmetric
clock sources.
Table 2. Data Output Rate vs. CLK, Filter Select, and Modulator Frequency Bits

* Data rates offering noise-free 16-bit resolution.
Note:
When FAST = 0, f-3dB = 0.262 ·Data Rate. When FAST = 1, f-3dB = 0.443 ·Data Rate.
Note:
Default condition is in bold print.
Table 3. Special Modes Controlled by M1, M0 (SCAN = 0)
DESCRIPTIONM1

Normal Mode:
The device operates normally.
Calibrate Gain:
In this mode, the MAX1403 converts the voltage applied across CALGAIN+
and CALGAIN-. The PGA gain, DAC, and format settings of the selected channel (defined by
DIFF, A1, A0) are used.Reserved:Do not use.1
Calibrate Offset:
In this mode, the MAX1403 converts the voltage applied across CALOFF+
and CALOFF-. The PGA gain, DAC, and format settings of the selected channel (defined by
DIFF, A1, A0) are used.
3006005060014.915202.4576
X2CLK = 0
X2CLK = 1
CLKIN FREQUENCY,
fCLKIN(MHz)
FS1, FS0*
(0, 0)
FS1, FS0*
(0, 1)
FS1, FS0
(1, 0)
FS1, FS0
(1, 1)
AVAILABLE OUTPUT DATA RATES
(sps)
CLKMF1MF0
PGA
MAX1403
+3V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
Special Function Register (Write-Only)
MDOUT:
(Default = 0) Modulator Out Bit. MDOUT = 0
enables data readout on the DOUT pin, the normal con-
dition for the serial interface. MDOUT = 1 changes the
function of the DOUT and INTpins, providing raw, sin-
gle-bit modulator output instead of the normal serial-
data interface output. This allows custom filtering
directly on the modulator output, without going through
the on-chip digital filter. The INTpin provides a clock to
indicate when the modulator data at DOUT should be
sampled (falling edge of INT). Note that in this mode,
the on-chip digital filter continues to operate normally.
When MDOUT is returned to 0, valid data may be
accessed through the normal serial-interface read
operation.
FULLPD:
(Default = 0) Complete Power-Down Bit.
FULLPD = 1 forces the part into a complete power-down
condition, which includes the clock oscillator. The serial
interface continues to operate. The part requires a hard-
ware reset to recover correctly from this condition.
Note:
Changing the reserved bits in the special-func-
tion register from the default status of all 0s will select
one of the reserved modes and the part will not operate
as expected. This register is a write-only register.
However, in the event that this register is mistakenly
read, clock 24 bits of data out of the part to restore it to
the normal interface-idle state.
Transfer-Function Registers

The three transfer-function registers control the method
used to map the input voltage to the output codes. All
of the registers have the same format. The mapping of
control registers to associated channels depends on
the mode of operation and is affected by the state of
M1, M0, DIFF, and SCAN (Tables 8, 9, and 10).
Table 4. SCAN Mode Scanning
Sequences (SCAN = 1)
Table 5. Available Input Channels
(SCAN = 0)
Note:
All other combinations reserved.
Special Function Register (Write-Only)
Transfer-Function Register
D30Defaults
PGA GAIN CONTROL
Name
OFFSET CORRECTION
0G00
U/B
FUNCTION
1
AIN1–AIN6, AIN2–AIN6, AIN3–AIN6,
AIN4–AIN6, AIN5–AIN6, CALOFF,
CALGAIN00AIN1–AIN2, AIN3–AIN4, AIN5–AIN61
AIN1–AIN6, AIN2–AIN6, AIN3–AIN6,
AIN4–AIN6, AIN5–AIN6, CALOFF,
CALGAIN
AIN1–AIN6, AIN2–AIN6, AIN3–AIN6,
AIN4–AIN6, AIN5–AIN610AIN1–AIN2, AIN3–AIN4, AIN5–AIN6,
CALOFF, CALGAIN1
AIN1–AIN2, AIN3–AIN4, AIN5–AIN6,
CALOFF, CALGAIN1
DIFFSEQUENCE
First Bit (MSB)(LSB)
00
Defaults
RESERVED BITS

MDOUT
FULLPDName
RESERVED BITS

FUNCTION
First Bit (MSB)(LSB)
1CALOFF000AIN1–AIN2, AIN3–AIN4, AIN5–AIN61
CALGAIN
AIN1–AIN6, AIN2–AIN6, AIN3–AIN6,
AIN4–AIN610CALGAIN1
CALOFF1
DIFFAVAILABLE CHANNELS
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED