IC Phoenix
 
Home ›  MM21 > MAX1082ACUE-MAX1083BCUE,300ksps/400ksps / Single-Supply / 4-Channel / Serial 10-Bit ADCs with Internal Reference
MAX1082ACUE-MAX1083BCUE Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
MAX1082ACUEMAXIMN/a10avai300ksps/400ksps / Single-Supply / 4-Channel / Serial 10-Bit ADCs with Internal Reference
MAX1083BCUEMAXIMN/a2avai300ksps/400ksps / Single-Supply / 4-Channel / Serial 10-Bit ADCs with Internal Reference


MAX1082ACUE ,300ksps/400ksps / Single-Supply / 4-Channel / Serial 10-Bit ADCs with Internal ReferenceApplicationsPin ConfigurationPortable Data Logging TOP VIEWData AcquisitionMedical Instruments V 1 ..
MAX1083BCUE ,300ksps/400ksps / Single-Supply / 4-Channel / Serial 10-Bit ADCs with Internal ReferenceFeaturesThe MAX1082/MAX1083 10-bit analog-to-digital convert- 4-Channel Single-Ended or 2-Channele ..
MAX1087EKA-T ,150ksps / 10-Bit / 2-Channel Single-Ended / and 1-Channel True-Differential ADCs in SOT23ApplicationsLow Power Data AcquisitionTEMP. PIN- TOPPARTRANGE PACKAGE MARKPortable Temperature Moni ..
MAX1087ETA+T ,150ksps, 10-Bit, 2-Channel Single-Ended, and 1-Channel True-Differential ADCs in SOT23 and TDFNApplicationsMAX1086ETA+T -40°C to +85°C 8 TDFN-EP* AFQLow Power Data AcquisitionMAX1087EKA-T -40°C ..
MAX1089EKA+T ,150ksps / 10-Bit / 2-Channel Single-Ended / and 1-Channel True-Differential ADCs in SOT23ELECTRICAL CHARACTERISTICS(V = +2.7V to +3.6V, V = +2.5V for MAX1087/MAX1089, or VDD = +4.75V to +5 ..
MAX1089ETA+ ,150ksps, 10-Bit, 2-Channel Single-Ended, and 1-Channel True-Differential ADCs in SOT23 and TDFNELECTRICAL CHARACTERISTICS(V = +2.7V to +3.6V, V = +2.5V for MAX1087/MAX1089, or VDD = +4.75V to +5 ..
MAX3393EEUD ,【15kV ESD-Protected, 1レA, 16Mbps, Dual/Quad Low-Voltage Level Translators in UCSPELECTRICAL CHARACTERISTICS(V = +1.65V to +5.5V, V = +1.2V to (V + 0.3V), GND = 0, I/O V and I/O V u ..
MAX3393EEUD+ ,±15kV ESD-Protected, 1µA, 16Mbps, Dual/Quad Low-Voltage Level Translators in UCSP MAX3372E–MAX3379E/MAX3390E–MAX3393E±15kV ESD-Protected, 1µA, 16Mbps, Dual/Quad Low-Voltage Level ..
MAX3394EEBL+T ,±15kV ESD-Protected, High-Drive Current, Dual-/Quad-/Octal-Level Translators with Speed-Up CircuitryApplicationsSelector Guide appears at end of data sheet.Multivoltage Bidirectional Level Translatio ..
MAX339CEE ,8-Channel/Dual 4-Channel, Low-Leakage, CMOS Analog MultiplexersGeneral DescriptionThe MAX338/MAX339 are monolithic, CMOS analog♦ On-Resistance, <400Ω maxmultiplex ..
MAX339CEE+ ,8-Channel/Dual 4-Channel, Low-Leakage, CMOS Analog MultiplexersELECTRICAL CHARACTERISTICS—Dual Supplies(V+ = +15V, V- = -15V, V = 0V, V = +2.4V, V = +0.8V, T = T ..
MAX339CPE ,Dual 4-channel, low-leakage, CMOS analog multiplexer.ApplicationsMAX338MJE -55°C to +125°C 16 CERDIP**Data-Acquisition Systems Sample-and-Hold CircuitsO ..


MAX1082ACUE-MAX1083BCUE
300ksps/400ksps / Single-Supply / 4-Channel / Serial 10-Bit ADCs with Internal Reference
General Description
The MAX1082/MAX1083 10-bit analog-to-digital convert-
ers (ADCs) combine a 4-channel analog-input multiplexer,
high-bandwidth track/hold (T/H), and serial interface with
high conversion speed and low power consumption. The
MAX1082 operates from a single +4.5V to +5.5V supply;
the MAX1083 operates from a single +2.7V to +3.6V sup-
ply. Both devices’ analog inputs are software configurable
for unipolar/bipolar and single-ended/pseudo-differential
operation.
The 4-wire serial interface connects directly to SPI™/QSPI™
and MICROWIRE™ devices without external logic. A serial
strobe output allows direct connection to TMS320-family
digital signal processors. The MAX1082/ MAX1083 use an
external serial-interface clock to perform successive-
approximation analog-to-digital conversions. The devices
feature an internal +2.5V reference and a reference-buffer
amplifier with a ±1.5% voltage-adjustment range. An
external reference with a 1V to VDDrange may also be
used.
The MAX1082/MAX1083 provide a hard-wired SHDNpin
and four software-selectable power modes (normal opera-
tion, reduced power (REDP), fast power-down (FASTPD),
and full power-down (FULLPD)). These devices can be
programmed to shut down automatically at the end of a
conversion or to operate with reduced power. When using
the power-down modes, accessing the serial interface
automatically powers up the devices, and the quick turn-
on time allows them to be shut down between all conver-
sions.
The MAX1082/MAX1083 are available in 16-pin TSSOP
packages.
Applications

Portable Data Logging
Data Acquisition
Medical Instruments
Battery-Powered Instruments
Pen Digitizers
Process Control
Features
4-Channel Single-Ended or 2-Channel
Pseudo-Differential Inputs
Internal Multiplexer and Track/HoldSingle-Supply Operation
+4.5V to +5.5V (MAX1082)
+2.7V to +3.6V (MAX1083)
Internal +2.5V Reference400kHz Sampling Rate (MAX1082)Low Power: 2.5mA (400ksps)
1.3mA (REDP)
0.9mA (FASTPD)
2µA (FULLPD)
SPI/QSPI/MICROWIRE/TMS320-Compatible 4-Wire
Serial Interface
Software-Configurable Unipolar or Bipolar Inputs16-Pin TSSOP Package
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference

19-1690 Rev 0; 5/00
Typical Operating Circuit appears at end of data sheet.
Pin Configuration

SPI and QSPI are trademarks of Motorola, Inc.
MICROWIRE is a trademark of National Semiconductor Corp.
Ordering Information continued at end of data sheet.
Ordering Information
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference
ABSOLUTE MAXIMUM RATINGS
ELECTRICAL CHARACTERISTICS—MAX1082

(VDD1 = VDD2 = +4.5V to +5.5V, COM = GND, fOSC= 6.4MHz, 50% duty cycle, 16 clocks/conversion cycle (400ksps), external +2.5V
at REF, REFADJ = VDD1, TA= TMINto TMAX, unless otherwise noted. Typical values are at TA= +25°C.)
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect device reliability.
VDD_to GND............................................................-0.3V to +6V
VDD_to VDD2.......................................................-0.3V to +0.3V
CH0–CH3, COM to GND............................-0.3V to (VDD- 0.3V)
REF, REFADJ to GND..................................-0.3V to VDD- 0.3V)
Digital Inputs to GND..............................................-0.3V to +6V
Digital Outputs to GND..............................-0.3V to (VDD+ 0.3V)
Digital Output Sink Current.................................................25mA
Continuous Power Dissipation (TA= +70°C)
16-Pin TSSOP (derate 6.7mW/°C above +70°C)........533mW
Operating Temperature Ranges
MAX1082_C_E/MAX1083_CUE.........................0°C to +70°C
MAX1082_E_E/MAX1083_EUE.......................-40°C to +85°C
Storage Temperature Range............................-60°C to +150°C
Lead Temperature (soldering, 10s)................................+300°C
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference
ELECTRICAL CHARACTERISTICS—MAX1082 (continued)

(VDD1= VDD2= +4.5V to +5.5V, COM = GND, fOSC= 6.4MHz, 50% duty cycle,16 clocks/conversion cycle (400ksps), external +2.5V
at REF, REFADJ = VDD1, TA= TMINto TMAX, unless otherwise noted. Typical values are at TA= +25°C.)
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference
ELECTRICAL CHARACTERISTICS—MAX1082 (continued)

(VDD1= VDD2= +4.5V to +5.5V, COM = GND, fOSC= 6.4MHz, 50% duty cycle,16 clocks/conversion cycle (400ksps), external +2.5V
at REF, REFADJ = VDD1, TA= TMINto TMAX, unless otherwise noted. Typical values are at TA= +25°C.)
ELECTRICAL CHARACTERISTICS—MAX1083

(VDD1= VDD2= +2.7V to +3.6V, COM = GND, fOSC= 4.8MHz, 50% duty cycle,16 clocks/conversion cycle (300ksps), external
+2.5V at REF, REFADJ = VDD1, TA= TMINto TMAX, unless otherwise noted. Typical values are at TA= +25°C.)
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference
ELECTRICAL CHARACTERISTICS—MAX1083 (continued)

(VDD1= VDD2= +2.7V to +3.6V, COM = GND, fOSC= 4.8MHz, 50% duty cycle,16 clocks/conversion cycle (300ksps), external
+2.5V at REF, REFADJ = VDD1, TA= TMINto TMAX, unless otherwise noted. Typical values are at TA= +25°C.)
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference
ELECTRICAL CHARACTERISTICS—MAX1083 (continued)

(VDD1= VDD2= +2.7V to +3.6V, COM = GND, fOSC= 4.8MHz, 50% duty cycle, 16 clocks/conversion cycle (300ksps), external
+2.5V at REF, REFADJ = VDD1, TA= TMINto TMAX, unless otherwise noted. Typical values are at TA= +25°C.)
TIMING CHARACTERISTICS—MAX1082

(Figures 1, 2, 5, 6; VDD1= VDD2= +4.5V to +5.5V; TA= TMINto TMAX; unless otherwise noted.)
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference
TIMING CHARACTERISTICS—MAX1083

(Figures 1, 2, 5, 6; VDD1= VDD2= +2.7V to +3.6V; TA= TMINto TMAX; unless otherwise noted.)
Note 1:
Tested at VDD1= VDD2= VDD(MIN); COM = GND, unipolar single-ended input mode.
Note 2:
Relative accuracy is the deviation of the analog value at any code from its theoretical value after the full-scale range has
been calibrated.
Note 3:
Offset nulled.
Note 4:
Ground the “on” channel; sine wave is applied to all “off” channels.
Note 5:
Conversion time is defined as the number of clock cycles multiplied by the clock period; clock has 50% duty cycle.
Note 6:
The common-mode range for the analog inputs (CH3–CH0 and COM) is from GND to VDD1.
Note 7:
External load should not change during conversion for specified accuracy.
Note 8:
ADC performance is limited by the converter’s noise floor, typically 300µVp-p. An external reference below 2.5V
compromises the performance of the ADC.
Note 9:
Electrical characteristics are guaranteed from VDD1(MIN)= VDD2(MIN)to VDD1(MAX)= VDD2(MAX). For operations beyond
this range, see Typical Operating Characteristics. For guaranteed specifications beyond the limits, contact the factory.
Note 10:
AIN = midscale.Unipolar Mode. MAX1082 tested with 20pF on DOUT, 20pF on SSTRB, and fSCLK= 6.4MHz, 0 to 5V.
MAX1083 tested with same loads, fSCLK= 4.8MHz, 0 to 3V.
Note 11:
SCLK = DIN = GND. CS= VDD1.
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference
Typical Operating Characteristics

(MAX1082: VDD1= VDD2= 5.0V, fSCLK= 6.4MHz; MAX1083: VDD1= VDD2= 3.0V, fSCLK= 4.8MHz; CLOAD= 20pF, 4.7µF capacitor
at REF, 0.01µF capacitor at REFADJ, TA= +25°C, unless otherwise noted.)
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Referenceypical Operating Characteristics (continued)

(MAX1082:VDD1= VDD2= 5.0V, fSCLK= 6.4MHz; MAX1083: VDD1= VDD2= 3.0V, fSCLK= 4.8MHz; CLOAD= 20pF, 4.7µF capacitor
at REF, 0.01µF capacitor at REFADJ, TA= +25°C, unless otherwise noted.)
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference
Pin Description

Figure 1.Load Circuits for Enable Time
Detailed Description
The MAX1082/MAX1083 ADCs use a successive-
approximation conversion technique and input T/H cir-
cuitry to convert an analog signal to a 10-bit digital out-
put. A flexible serial interface provides easy interface to
microprocessors (µPs). Figure 3 shows a functional dia-
gram of the MAX1082/MAX1083.
Pseudo-Differential Input

The equivalent circuit of Figure 4 shows the MAX1082/
MAX1083’s input architecture, which is composed of a
T/H, input multiplexer, input comparator, switched-
capacitor DAC, and reference.
In single-ended mode, the positive input (IN+) is con-
nected to the selected input channel and the negative
input (IN-) is set to COM. In differential mode, IN+ and
IN- are selected from the following pairs: CH0/CH1 and
CH2/CH3. Configure the channels according to Tables
1 and 2.
The MAX1082/MAX1083 input configuration is pseudo-
differential because only the signal at IN+ is sampled.
The return side (IN-) is connected to the sampling
capacitor while converting and must remain stable
within ±0.5LSB (±0.1LSB for best results) with respect
to GND during a conversion.
If a varying signal is applied to the selected IN-, its
amplitude and frequency must be limited to maintain
accuracy. The following equations express the relation-
ship between the maximum signal amplitude and its
frequency to maintain ±0.5LSB accuracy. Assuming a
sinusoidal signal at IN-, the input voltage is determined
by:
The maximum voltage variation is determined by:
A 2.6Vp-p, 60Hz signal at IN- will generate a ±0.5LSB
error when using a +2.5V reference voltage and a
2.5µs conversion time (15 / fSCLK). When a DC refer-
ence voltage is used at IN-, connect a 0.1µF capacitor
to GND to minimize noise at the input.
During the acquisition interval, the channel selected as
the positive input (IN+) charges capacitor CHOLD. The
acquisition interval spans three SCLK cycles and ends
on the falling SCLK edge after the input control word’s
last bit has been entered. At the end of the acquisition
interval, the T/H switch opens, retaining charge on
CHOLDas a sample of the signal at IN+. The conver-
sion interval begins with the input multiplexer switching
CHOLDfrom IN+ to IN-. This unbalances node ZERO at
the comparator’s input. The capacitive DAC adjusts
during the remainder of the conversion cycle to restore
node ZERO to VDD1/2 within the limits of 10-bit resolu-
tion. This action is equivalent to transferring a
12pF x (VIN+ - VIN-) charge from CHOLDto the binary-
weighted capacitive DAC, which in turn forms a digital
representation of the analog input signal.
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference
MAX1082/MAX1083
300ksps/400ksps, Single-Supply, 4-Channel,
Serial 10-Bit ADCs with Internal Reference
Track/Hold

The T/H enters its tracking mode on the falling clock
edge after the fifth bit of the 8-bit control word has been
shifted in. It enters its hold mode on the falling clock
edge after the eighth bit of the control word has been
shifted in. If the converter is set up for single-ended
inputs, IN- is connected to COM and the converter
samples the “+” input. If the converter is set up for dif-
ferential inputs, the difference of [(IN+) - (IN-)]is con-
verted. At the end of the conversion, the positive input
connects back to IN+ and CHOLDcharges to the input
signal.
The time required for the T/H to acquire an input signal
is a function of how quickly its input capacitance is
charged. If the input signal’s source impedance is high,
the acquisition time lengthens, and more time must be
allowed between conversions. The acquisition time,
tACQ, is the maximum time the device takes to acquire
the signal and the minimum time needed for the signal
to be acquired. It is calculated by the following equa-
tion:
tACQ= 7 x (RS+ RIN) x 18pF
where RIN= 800Ω, RS= the source impedance of the
input signal, and tACQis never less than 400ns
(MAX1082) or 625ns (MAX1083). Note that source
impedances below 4kΩdo not significantly affect the
ADC’s AC performance.
Input Bandwidth

The ADC’s input tracking circuitry has a 6MHz
(MAX1082) or 3MHz (MAX1083) small-signal band-
width, so it is possible to digitize high-speed transient
events and measure periodic signals with bandwidths
exceeding the ADC’s sampling rate by using under-
sampling techniques. To avoid high-frequency signals
being aliased into the frequency band of interest, anti-
alias filtering is recommended.
Analog Input Protection

Internal protection diodes, which clamp the analog input
to VDD1and GND, allow the channel input pins to swing
from GND -0.3V to VDD1+ 0.3V without damage.
However, for accurate conversions near full scale, the
inputs must not exceed VDD1by more than 50mV or be
lower than GND by 50mV.
If the analog input exceeds 50mV beyond the sup-
plies, do not allow the input current to exceed 2mA.
How to Start a Conversion

Start a conversion by clocking a control byte into DIN.
With CSlow, each rising edge on SCLK clocks a bit from
DIN into the MAX1082/MAX1083’s internal shift register.
After CSfalls, the first arriving logic “1” bit defines the
control byte’s MSB. Until this first “start” bit arrives, any
number of logic “0” bits can be clocked into DIN with no
effect. Table 3 shows the control-byte format.
The MAX1082/MAX1083are compatible with SPI/
QSPI and MICROWIREdevices. For SPI, select the cor-
rect clock polarity and sampling edge in the SPI control
registers: set CPOL = 0 and CPHA = 0. MICROWIRE,
SPI, and QSPI all transmit a byte and receive a byte at
the same time.Using the Typical Operating Circuit, the
simplest software interface requires only three 8-bit
transfers to perform a conversion (one 8-bit transfer to
configure the ADC, and two more 8-bit transfers to clock
out the conversion result). See Figure 16 for MAX1082/
MAX1083 QSPI connections.
Simple Software Interface

Make sure the CPU’s serial interface runs in master
mode so the CPU generates the serial clock. Choose a
clock frequency from 500kHz to 6.4MHz (MAX1082) or
4.8MHz (MAX1083).Set up the control byte and call it TB1. TB1 should
be of the format: 1XXXXXXX binary, where the Xs
denote the particular channel, selected conversion
mode, and power mode.Use a general-purpose I/O line on the CPU to pull low.Transmit TB1 and, simultaneously, receive a byte
and call it RB1. Ignore RB1.Transmit a byte of all zeros ($00 hex) and, simulta-
neously, receive byte RB2.Transmit a byte of all zeros ($00 hex) and, simulta-
neously, receive byte RB3.Pull CShigh.
Figure 5 shows the timing for this sequence. Bytes RB2
and RB3 contain the result of the conversion, padded
with three leading zeros, two sub-LSB bits, and one
trailing zero. The total conversion time is a function of
the serial-clock frequency and the amount of idle time
between 8-bit transfers. To avoid excessive T/H droop,
make sure the total conversion time does not exceed
120µs.
Digital Output

In unipolar input mode, the output is straight binary
(Figure 13). For bipolar input mode, the output is two’s
complement (Figure 14). Data is clocked out on the ris-
ing edge of SCLK in MSB-first format.
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED