IC Phoenix
 
Home ›  MM21 > MAX107ECS+,Dual, 6-Bit, 400Msps ADC with On-Chip, Wideband Input Amplifier
MAX107ECS+ Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
MAX107ECS+ |MAX107ECSMAXIMN/a100avaiDual, 6-Bit, 400Msps ADC with On-Chip, Wideband Input Amplifier


MAX107ECS+ ,Dual, 6-Bit, 400Msps ADC with On-Chip, Wideband Input AmplifierFeaturesThe MAX107 is a dual, 6-bit, analog-to-digital converter♦ Two Matched 6-Bit, 400Msps ADCs(A ..
MAX1081BEUP+ ,300ksps/400ksps, Single-Supply, Low-Power, 8-Channel, Serial 10-Bit ADCs with Internal ReferenceFeaturesThe MAX1080/MAX1081 10-bit analog-to-digital convert-♦ 8-Channel Single-Ended or 4-Channele ..
MAX1082ACUE ,300ksps/400ksps / Single-Supply / 4-Channel / Serial 10-Bit ADCs with Internal ReferenceApplicationsPin ConfigurationPortable Data Logging TOP VIEWData AcquisitionMedical Instruments V 1 ..
MAX1083BCUE ,300ksps/400ksps / Single-Supply / 4-Channel / Serial 10-Bit ADCs with Internal ReferenceFeaturesThe MAX1082/MAX1083 10-bit analog-to-digital convert- 4-Channel Single-Ended or 2-Channele ..
MAX1087EKA-T ,150ksps / 10-Bit / 2-Channel Single-Ended / and 1-Channel True-Differential ADCs in SOT23ApplicationsLow Power Data AcquisitionTEMP. PIN- TOPPARTRANGE PACKAGE MARKPortable Temperature Moni ..
MAX1087ETA+T ,150ksps, 10-Bit, 2-Channel Single-Ended, and 1-Channel True-Differential ADCs in SOT23 and TDFNApplicationsMAX1086ETA+T -40°C to +85°C 8 TDFN-EP* AFQLow Power Data AcquisitionMAX1087EKA-T -40°C ..
MAX3392EEUD+ ,±15kV ESD-Protected, 1µA, 16Mbps, Dual/Quad Low-Voltage Level Translators in UCSP MAX3372E–MAX3379E/MAX3390E–MAX3393E±15kV ESD-Protected, 1µA, 16Mbps, Dual/Quad Low-Voltage Level ..
MAX3393EEUD ,【15kV ESD-Protected, 1レA, 16Mbps, Dual/Quad Low-Voltage Level Translators in UCSPELECTRICAL CHARACTERISTICS(V = +1.65V to +5.5V, V = +1.2V to (V + 0.3V), GND = 0, I/O V and I/O V u ..
MAX3393EEUD+ ,±15kV ESD-Protected, 1µA, 16Mbps, Dual/Quad Low-Voltage Level Translators in UCSP MAX3372E–MAX3379E/MAX3390E–MAX3393E±15kV ESD-Protected, 1µA, 16Mbps, Dual/Quad Low-Voltage Level ..
MAX3394EEBL+T ,±15kV ESD-Protected, High-Drive Current, Dual-/Quad-/Octal-Level Translators with Speed-Up CircuitryApplicationsSelector Guide appears at end of data sheet.Multivoltage Bidirectional Level Translatio ..
MAX339CEE ,8-Channel/Dual 4-Channel, Low-Leakage, CMOS Analog MultiplexersGeneral DescriptionThe MAX338/MAX339 are monolithic, CMOS analog♦ On-Resistance, <400Ω maxmultiplex ..
MAX339CEE+ ,8-Channel/Dual 4-Channel, Low-Leakage, CMOS Analog MultiplexersELECTRICAL CHARACTERISTICS—Dual Supplies(V+ = +15V, V- = -15V, V = 0V, V = +2.4V, V = +0.8V, T = T ..


MAX107ECS+
Dual, 6-Bit, 400Msps ADC with On-Chip, Wideband Input Amplifier
General Description
The MAX107 is a dual, 6-bit, analog-to-digital converter
(ADC) designed to allow fast and precise digitizing of in-
phase (I) and quadrature (Q) baseband signals. The
MAX107 converts the analog signals of both I and Q
components to digital outputs at 400Msps while achiev-
ing a signal-to-noise ratio (SNR) of typically 37dB with
an input frequency of 125MHz, and an integral nonlin-
earity (INL) and differential nonlinearity (DNL) of ±0.25
LSB. The MAX107 analog input preamplifiers feature a
400MHz, -0.5dB, and a 1.5GHz, -3dB analog input
bandwidth. Matching channel-to-channel performance
is typically 0.04dB gain, 0.1LSB offset, and 0.2 degrees
phase. Dynamic performance is 36.7dB signal-to-noise
plus distortion (SINAD) with a 125MHz analog input sig-
nal and a sampling speed of 400MHz. A fully differential
comparator design and encoding circuits reduce out-of-
sequence errors, and ensure excellent metastable per-
formance of only one error per 1016 clock cycles.
In addition, the MAX107 provides LVDS digital outputs
with an internal 6:12 demultiplexer that reduces the out-
put data rate to one-half the sample clock rate. Data is
output in two’s complement format. The MAX107 oper-
ates from a +5V analog supply and the LVDS output
ports operate at +3.3V. The data converter’s typical
power dissipation is 2.6W. The device is packaged in
an 80-pin, TQFP package with exposed paddle, and is
specified for the extended (-40°C to +85°C) tempera-
ture range. For a higher-speed, 800Msps version of the
MAX107, please refer to the MAX105 data sheet.
Applications

VSAT Receivers
WLANs
Test Instrumentation
Communications Systems
Features
Two Matched 6-Bit, 400Msps ADCsExcellent Dynamic Performance
36.7dB SINAD at fIN ≈125MHz and
fCLK ≈400MHz
Typical INL and DNL: ±0.25LSB Channel-to-Channel Phase Matching: ±0.2°Channel-to-Channel Gain Matching: ±0.04dB6:12 Demultiplexer reduces the Data Rates to
200MHz
Low Error Rate: 1016Metastable States at
400Msps
LVDS Digital Outputs in Two’s Complement
Format
MAX107
Dual, 6-Bit, 400Msps ADC with On-Chip,
Wideband Input Amplifier

REF
PRIMARY
PORT
AUXILIARY
PORT
PRIMARY
PORT
AUXILIARY
PORT
I ADC
Q ADC
MAX107
Block Diagram

19-2007; Rev 0; 5/01
Ordering Information
PARTTEMP. RANGEPIN-PACKAGE

MAX107ECS-40°C to +85°C80-Pin TQFP-EP
Pin Configuration appears at end of data sheet.
MAX107
Dual, 6-Bit, 400Msps ADC with On-Chip,
Wideband Input Amplifier
ABSOLUTE MAXIMUM RATINGS

Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect device reliability.
AVCC, AVCCI, AVCCQ and AVCCR to AGND............-0.3V to +6V
OVCCI and OVCCQ to OGND...................................-0.3V to +4V
AGND to OGND...................................................-0.3V to +0.3V
P0I±to P5I±and A0I±to A5I±
DREADY+, DREADY- to OGNDI..............-0.3V to OVCCI+0.3V
P0Q±to P5Q±, A0Q±to A5Q±
DOR+ and DOR- to OGNDQ.................-0.3V to OVCCQ+0.3V
REF to AGNDR...........................................-0.3V to AVCCR+0.3V
Differential Voltage Between INI+ and INI-....................-2V, +2V
Differential Voltage Between INQ+ and INQ-.................-2V, +2V
Differential Voltage Between CLK+ and CLK-...............-2V, +2V
Maximum Current Into Any Pin...........................................50mA
Continuous Power Dissipation (TA= +70°C)
80-Pin TQFP (derate 44mW/°C above +70°C)..................3.5W
Operating Temperature Range
MAX107ECS.....................................................-40°C to +85°C
Junction Temperature......................................................+150°C
Storage Temperature Range.............................-60°C to +150°C
Lead temperature (soldering, 10s)..................................+300°C
ELECTRICAL CHARACTERISTICS

(AVCC= AVCCI = AVCCQ = AVCCR = +5V, OVCCI = OVCCQ = +3.3V, AGND = AGNDI = AGNDQ = AGNDR = 0, OGNDI = OGNDQ
= 0, fCLK= 401.408MHz, CL = 1µF to AGND at REF, RL= 100Ω±1% applied to digital LVDS outputs, TA= TMINto TMAX, unless
otherwise noted. Typical values are at TA= +25°C)
PARAMETERSYMBOLCONDITIONSMINTYPMAXUNITS
DC ACCURACY

ResolutionRES6Bits
Integral Nonlinearity (Note 1)INL-1±0.21LSB
Differential Nonlinearity
(Note 1)DNLNo missing codes guaranteed-1±0.251LSB
Offset VoltageVOS(Note 2)-1±0.251LSBffset M atchi ng Betw een AD C sOM(Note 2)-0.5±0.10.5LSB
ANALOG INPUTS (INI+, INI-, INQ+, INQ-)

Input Open-Circuit VoltageVAOC2.42.52.6V
Input Open-Circuit Voltage
Matching(VINI+ - VIN-) - (VINQ+ - VINQ-)±7.5mV
Common Mode Input Voltage
Range (Note 3)VCMSignal + Offset w.r.t. AGND1.853.05V
Full-Scale Analog Input
Voltage Range (Note 4)VFSR0.760.80.84Vp-p
Input ResistanceRIN1.72kΩ
Input CapacitanceCIN1.5pF
Input Resistance Temperature
CoefficientTCRIN150ppm/°C
Full-Power Analog Input BWFPBW-0.5dB400MHz
REFERENCE OUTPUT

Reference Output ResistanceRREFReferenced to AGNDR5Ω
Reference Output VoltageVREFISOURCE = 500μA2.452.502.55V
MAX107
Dual, 6-Bit, 400Msps ADC with On-Chip,
Wideband Input Amplifier
ELECTRICAL CHARACTERISTICS (continued)

(AVCC= AVCCI = AVCCQ = AVCCR = +5V, OVCCI = OVCCQ = +3.3V, AGND = AGNDI = AGNDQ = AGNDR = 0, OGNDI = OGNDQ
= 0, fCLK= 401.408MHz, CL = 1µF to AGND at REF, RL= 100Ω±1% applied to digital LVDS outputs, TA= TMINto TMAX, unless
otherwise noted. Typical values are at TA= +25°C)
PARAMETERSYMBOLCONDITIONSMINTYPMAXUNITS
CLOCK INPUTS (CLK+, CLK-)

Clock Input ResistanceRCLKCLK+ and CLK- to AGND5kΩ
Clock Input Resistance
Temperature CoefficientTCRCLK150ppm/°C
Minimum Clock Input
Amplitude500mVp-p
LVDS OUTPUTS (P0I± TO P5I±, P0Q± TO P5Q±, A0I± TO A5I±, A0Q± TO A5Q±, DREADY+, DREADY-, DOR+, DOR-)

Differential Output VoltageVOD 247400mVhang e i n M ag ni tud e of V OD 
Betw een “0” and “1” S tatesΔVOD ±25mV
Steady-State Common Mode
Output VoltageVOC(SS)1.1251.375V
Change in Magnitude of VOC
Between “0” and “1” StatesΔVOC ±25mV
Differential Output Resistance80160Ω
Short output together2.5Output CurrentShort to OGNDI = OGNDQ25mA
DYNAMIC SPECIFICATION

Differential5.45.9fIN = 124.999MHz at
-0.5dB FS (Note 9)Single-ended5.9Effective Number of Bits
(Note 8)ENOB
fIN = 200.067MHz at
-0.5dB FSDifferential5.75
Bits
Differential3537fIN = 124.999MHz at
-0.5dB FS (Note 9)Single-ended37Signal-to-Noise Ratio
(Notes 10, 11)SNR
fIN = 200.067MHz at
-0.5dB FSDifferential36.6
Differential-49.5-42fIN = 124.999MHz at
-0.5dB FS (Note 9)Single-ended-49.5Total Harmonic Distortion
(Note 11)THD
fIN = 200.067MHz at
-0.5dB FSDifferential-44.5
dBc
Differential4351fIN = 124.999MHz at
-0.5dB FS (Note 9)Single-ended51Spurious-Free Dynamic RangeSFDR
fIN = 200.067MHz at
-0.5dB FSDifferential45.5
MAX107
Dual, 6-Bit, 400Msps ADC with On-Chip,
Wideband Input Amplifier
ELECTRICAL CHARACTERISTICS (continued)

(AVCC= AVCCI = AVCCQ = AVCCR = +5V, OVCCI = OVCCQ = +3.3V, AGND = AGNDI = AGNDQ = AGNDR = 0, OGNDI = OGNDQ
= 0, fCLK= 401.408MHz, CL = 1µF to AGND at REF, RL= 100Ω±1% applied to digital LVDS outputs, TA= TMINto TMAX, unless
otherwise noted. Typical values are at TA= +25°C)
PARAMETERSYMBOLCONDITIONSMINTYPMAXUNITS

Differential3536.7fIN = 124.999MHz at
-0.5dB FS (Note 9)Single-ended36.7Signal-to-Noise Plus Distortion
RatioSINAD
fIN = 200.067MHz at
-0.5dB FSDifferential36
Two-Tone IntermodulationTTIMDfIN1 = 100.009MHz, fIN2 = 102.067MHz at
-7dBFS-55dBc
Crosstalk Between ADCsXTLKfINI = 200.0180MHz, fINQ = 210.0140MHz
at -0.5dB FS-70dB
Gain Match Between ADCsGM(Note 12)-0.3±0.04+0.3dB
Phase Match Between ADCsPM(Note 12)-2±0.2+2deg
Metastable Error RateLess than 1 in 1016Clock
Cycles
POWER REQUIREMENTS

Analog Supply VoltageAVCC_AVCC = AVCCI = AVCCQ = AVCCR5 ±5%V
Digital Supply VoltageOVCC_OVCC I = OVCC Q3.3 ±10%V
Analog Supply CurrentICCICC = AICC R + AICC I + AICC Q + AICC250320mA
Output Supply CurrentOICCOICC = OICC I + OICC Q400510mA
Analog Power DissipationPDISS2.6Wom m on- M od e Rej ecti on Rati oCMRRVIN_+ = VIN_- = ±0.1V (Note 6)4060dB
Power-Supply Rejection RatioPSRRAVCC = AVCC I = AVCC Q = AVCC R =
+4.75V to +5.25V (Note 7)4057dB
TIMING CHARACTERISTICS

Maximum Sample RatefMAX400Msps
Clock Pulse Width LowtPWL1.25ns
Clock Pulse Width HightPWH1.25ns
Aperture DelaytAD100ps
Aperture JittertAJ1.5psRMS
CLK-to-DREADY Propagation
DelaytPD1(Note 13)1.5ns
DREADY-to-DATA
Propagation DelaytPD2(Notes 5, 13)0120300ps
MAX107
Dual, 6-Bit, 400Msps ADC with On-Chip,
Wideband Input Amplifier
Note 1:
INL and DNL is measured using a sine-histogram method.
Note 2:
Input offset is the voltage required to cause a transition between codes 0 and -1.
Note 3:
Numbers provided are for DC-coupled case. The user has the choice of AC-coupling, in which case, the DC input voltage
level does not matter.
Note 4:
The peak-to-peak input voltage required, causing a full-scale digitized output when using a trigonometric curve-fitting algo
rithm (e.g. FFT).
Note 5:
Guaranteed by design and characterization.
Note 6:
Common-mode rejection ratio is defined as the ratio of the change in the offset voltage to the change in the common-mode
voltage expressed in dB.
Note 7:
Measured with analog power supplies tied to the same potential.
Note 8:
Effective number of bits (ENOB) is computed from a curve-fit referenced to the theoretical full-scale range.
Note 9:
The clock and input frequencies are chosen so that there are 2041 cycles in an 8,192-long record.
Note 10:
Signal-to-noise-ratio (SNR) is measured both with the other channel idling and converting an out-of-phase signal.
The worst case number is presented. Harmonic distortion components two through five are excluded from the noise.
Note 11: Harmonic distortion components two through five are included in the total harmonic distortion specification.
Note 12:
Both I and Q inputs are effectively tied together (e.g. driven by power splitter). Signal amplitude is -0.5dB FS at an input
frequency of fIN = 124.999 MHz.
Note 13:
Measured with a differential probe, 1pF capacitance.
ELECTRICAL CHARACTERISTICS (continued)

(AVCC= AVCCI = AVCCQ = AVCCR = +5V, OVCCI = OVCCQ = +3.3V, AGND = AGNDI = AGNDQ = AGNDR = 0, OGNDI = OGNDQ
= 0, fCLK= 401.408MHz, CL = 1µF to AGND at REF, RL= 100Ω±1% applied to digital LVDS outputs, TA= TMINto TMAX, unless
otherwise noted. Typical values are at TA= +25°C)
PARAMETERSYMBOLCONDITIONSMINTYPMAXUNITS

DREADY Duty Cycle(Notes 5, 13)4753%
LVDS Output Rise-TimetRDATA20% to 80% (Notes 5, 13)200500ps
LVDS Output Fall-TimetFDATA20% to 80% (Notes 5, 13)200500ps
Any differential pair<65LVDS Differential SkewtSKEW1Any tw o LV D S outp ut si g nal s excep t D RE AD Y <100ps
DREADY Rise-TimetRDREADY20% to 80% (Notes 5, 13)200500ps
DREADY Fall-TimetFDREADY20% to 80% (Notes 5, 13)200500ps
Primary Port Pipeline DelaytPDP5Clock
Cycles
Auxiliary Port Pipeline DelaytPDA6Clock
Cycles
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED