IC Phoenix
 
Home ›  HH17 > HEF4046BD-HEF4046BT,Phase-locked loop
HEF4046BD-HEF4046BT Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
HEF4046BDPHILIPSN/a2avaiPhase-locked loop
HEF4046BTPHIN/a2000avaiPhase-locked loop


HEF4046BT ,Phase-locked loopINTEGRATED CIRCUITSDATA SHEETFor a complete data sheet, please also download:• The IC04 LOCMOS HE40 ..
HEF4047BD ,Monostable/astable multivibrator
HEF4047BD ,Monostable/astable multivibrator
HEF4047BP ,Monostable/astable multivibrator
HEF4047BP ,Monostable/astable multivibrator
HEF4047BP ,Monostable/astable multivibrator
HM6208HJP-35 , 65,536-word ´ 4-bit High Speed CMOS Static RAM
HM6208HLJP-25 , 65,536-word ´ 4-bit High Speed CMOS Static RAM
HM6208HP-45 , 65,536-word ´ 4-bit High Speed CMOS Static RAM
HM621400HJP-12 , 4M High Speed SRAM (4-Mword x 1-bit)
HM6216255HCTT-10 , 4M High Speed SRAM (256-kword x 16-bit)
HM6216255HJP-10 , 4M high Speed SRAM (256-kword x 16-bit)


HEF4046BD-HEF4046BT
Phase-locked loop

Philips Semiconductors Product specification
Phase-locked loop HEF4046B
MSI
DESCRIPTION

The HEF4046B is a phase-locked loop circuit that consists
of a linear voltage controlled oscillator (VCO) and two
different phase comparators with a common signal input
amplifier and a common comparator input. A 7 V regulator
(zener) diode is provided for supply voltage regulation if
necessary. For functional description see further on in this
data.
HEF4046BP(N): 16-lead DIL; plastic
(SOT38-1)
HEF4046BD(F): 16-lead DIL; ceramic (cerdip)
(SOT74)
HEF4046BT(D): 16-lead SO; plastic
(SOT109-1)
( ): Package Designator North America
FAMILY DATA

See Family Specifications
IDD LIMITS category MSI

See further on in this data.
Philips Semiconductors Product specification
Phase-locked loop HEF4046B
MSI
PINNING
Phase comparator pulse output Phase comparator 1 output Comparator input VCO output Inhibit input Capacitor C1 connection A Capacitor C1 connection B VSS VCO input
10. Source-follower output
11. Resistor R1 connection
12. Resistor R2 connection
13. Phase comparator 2 output
14. Signal input
15. Zener diode input for regulated supply.
FUNCTIONAL DESCRIPTION
VCO part

The VCO requires one external capacitor (C1) and one or
two external resistors (R1 or R1 and R2). Resistor R1 and
capacitor C1 determine the frequency range of the VCO.
Resistor R2 enables the VCO to have a frequency off-set
if required. The high input impedance of the VCO simplifies
the design of low-pass filters; it permits the designer a wide
choice of resistor/capacitor ranges. In order not to load the
low-pass filter, a source-follower output of the VCO input
voltage is provided at pin 10. If this pin (SFOUT) is used, a
load resistor (RSF) should be connected from this pin to
VSS; if unused, this pin should be left open. The VCO
output (pin 4) can either be connected directly to the
comparator input (pin 3) or via a frequency divider. A LOW
level at the inhibit input (pin 5) enables the VCO and the
source follower, while a HIGH level turns off both to
minimize stand-by power consumption.
Phase comparators

The phase-comparator signal input (pin 14) can be
direct-coupled, provided the signal swing is between the
standard HE4000B family input logic levels. The signal
must be capacitively coupled to the self-biasing amplifier
at the signal input in case of smaller swings. Phase
comparator 1 is an EXCLUSIVE-OR network. The signal
and comparator input frequencies must have a 50% duty
factor to obtain the maximum lock range. The average
output voltage of the phase comparator is equal to1⁄2 VDD
when there is no signal or noise at the signal input. The
average voltage to the VCO input is supplied by the
low-pass filter connected to the output of phase
comparator 1. This also causes the VCO to oscillate at the
centre frequency (fo). The frequency capture range (2 fc) is
defined as the frequency range of input signals on which
the PLL will lock if it was initially out of lock. The frequency
lock range (2 fL) is defined as the frequency range of input
signals on which the loop will stay locked if it was initially
in lock. The capture range is smaller or equal to the lock
range.
With phase comparator 1, the range of frequencies over
which the PLL can acquire lock (capture range) depends
on the low-pass filter characteristics and this range can be
made as large as the lock range. Phase comparator 1
enables the PLL system to remain in lock in spite of high
amounts of noise in the input signal. A typical behaviour of
this type of phase comparator is that it may lock onto input
frequencies that are close to harmonics of the VCO centre
frequency. Another typical behaviour is, that the phase
angle between the signal and comparator input varies
between 0° and 180° and is 90° at the centre frequency.
Figure 3 shows the typical phase-to-output response
characteristic.
Philips Semiconductors Product specification
Phase-locked loop HEF4046B
MSI
Figure 4 shows the typical waveforms for a PLL employing
phase comparator 1 in locked condition of fo.
Philips Semiconductors Product specification
Phase-locked loop HEF4046B
MSI
Phase comparator 2 is an edge-controlled digital memory
network. It consists of four flip-flops, control gating and a
3-state output circuit comprising p and n-type drivers
having a common output node. When the p-type or n-type
drivers are ON, they pull the output up to VDD or down to
VSS respectively. This type of phase comparator only acts
on the positive-going edges of the signals at SIGNIN and
COMPIN. Therefore, the duty factors of these signals are
not of importance.
If the signal input frequency is higher than the comparator
input frequency, the p-type output driver is maintained ON
most of the time, and both the n and p-type drivers are
OFF (3-state) the remainder of the time. If the signal input
frequency is lower than the comparator input frequency,
the n-type output driver is maintained ON most of the time,
and both the n and p-type drivers are OFF the remainder
of the time. If the signal input and comparator input
frequencies are equal, but the signal input lags the
comparator input in phase, the n-type output driver is
maintained ON for a time corresponding to the phase
difference. If the comparator input lags the signal input in
phase, the p-type output driver is maintained ON for a time
corresponding to the phase difference. Subsequently, the
voltage at the capacitor of the low-pass filter connected to
this phase comparator is adjusted until the signal and
comparator inputs are equal in both phase and frequency.
At this stable point, both p and n-type drivers remain OFF
and thus the phase comparator output becomes an open
circuit and keeps the voltage at the capacitor of the
low-pass filter constant.
Moreover, the signal at the phase comparator pulse output
(PCPOUT) is a HIGH level which can be used for indicating
a locked condition. Thus, for phase comparator 2 no phase
difference exists between the signal and comparator
inputs over the full VCO frequency range. Moreover, the
power dissipation due to the low-pass filter is reduced
when this type of phase comparator is used because both
p and n-type output drivers are OFF for most of the signal
input cycle. It should be noted that the PLL lock range for
this type of phase comparator is equal to the capture
range, independent of the low-pass filter. With no signal
present at the signal input, the VCO is adjusted to its
lowest frequency for phase comparator 2 . Figure 5 shows
typical waveforms for a PLL employing this type of phase
comparator in locked condition.
Philips Semiconductors Product specification
Phase-locked loop HEF4046B
MSI
Figure 6 shows the state diagram for phase comparator 2.
Each circle represents a state of the comparator. The
number at the top, inside each circle, represents the state
of the comparator, while the logic state of the signal and
comparator inputs are represented by a ‘0’ for a logic LOW
or a ‘1’ for a logic HIGH, and they are shown in the left and
right bottom of each circle.
The transitions from one to another result from either a
logic change at the signal input (S) or the comparator input
(C). A positive-going and a negative-going transition are
shown by an arrow pointing up or down respectively.
The state diagram assumes, that only one transition on
either the signal input or comparator input occurs at any
instant. States 3, 5, 9 and 11 represent the condition at the
output when the p-type driver is ON, while states 2, 4, 10
and 12 determine the condition when the n-type driver is
ON. States 1, 6, 7 and 8 represent the condition when the
output is in its high impedance OFF state; i.e. both p and
n-type drivers are OFF, and the PCPOUT output is HIGH.
The condition at output PCPOUT for all other states is LOW.
Philips Semiconductors Product specification
Phase-locked loop HEF4046B
MSI
DC CHARACTERISTICS

VSS =0V
Notes
Pin 15 open; pin 5 at VDD; pins 3 and 9 at VSS; pin 14 open. Pin 15 open; pin 5 at VDD; pins 3 and 9 at VSS; pin 14 at VDD; input current pin 14 not included.
AC CHARACTERISTICS

VSS =0V; Tamb =25 °C; CL=50 pF; input transition times≤ 20 ns
Philips Semiconductors Product specification
Phase-locked loop HEF4046B
MSI
Notes
Over the recommended component range.
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED