IC Phoenix
 
Home ›  DD30 > DS26504L+-DS26504LN+,T1/E1/J1/64KCC BITS Element
DS26504L+-DS26504LN+ Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
DS26504L+MAXN/a252avaiT1/E1/J1/64KCC BITS Element
DS26504LN+MAXIMN/a1500avaiT1/E1/J1/64KCC BITS Element


DS26504LN+ ,T1/E1/J1/64KCC BITS ElementBLOCK DIAGRAMS ....11 4. PIN FUNCTION DESCRIPTION ....14 4.1 TRANSMIT PLL ......14 4.2 TRANSMIT SID ..
DS26514G+ ,4-Port T1/E1/J1 TransceiverFeatures continued in Section 2. Maxim Integrated Products 1 Some revisions of this device may in ..
DS26514GN ,4-Port T1/E1/J1 Transceiverapplications. Each port is independently configurable, supporting ♦ Independent T1, E1, or J1 Selec ..
DS26514GN+ ,4-Port T1/E1/J1 TransceiverApplications Channel Service Units (CSUs) ♦ Hitless Protection Switching Data Service Units (DSUs) ..
DS26518DK ,Octal T1/E1/J1 Transceiver Demo Kit Daughter CardFEATURES The DS26518DK is an easy-to-use evaluation board Demonstrates Key Functions of DS26518 fo ..
DS26518G+ ,8-Port T1/E1/J1 TransceiverFeatures continued in Section 2. Maxim Integrated Products 1 Some revisions of this device may in ..
E53NA50 ,NABSOLUTE MAXIMUM RATINGSSymbol Parameter Value UnitV Drain-source Voltage (V =0) 500 VDS GSV 500 VD ..
EA2-12 ,COMPACT AND LIGHTWEIGHTAPPLICATIONSElectronic switching systems, PBX, key telephone systems, automatic test equipment and ..
EA2-12NU ,COMPACT AND LIGHTWEIGHTFEATURESª Low power consumptionª Compact and light weightª 2 form c contact arrangementª Low magnet ..
EA2-12S ,COMPACT AND LIGHTWEIGHTFEATURESª Low power consumptionª Compact and light weightª 2 form c contact arrangementª Low magnet ..
EA2-12TNU ,COMPACT AND LIGHTWEIGHTAPPLICATIONSElectronic switching systems, PBX, key telephone systems, automatic test equipment and ..
EA2-4.5NU ,COMPACT AND LIGHTWEIGHTAPPLICATIONSElectronic switching systems, PBX, key telephone systems, automatic test equipment and ..


DS26504L+-DS26504LN+
T1/E1/J1/64KCC BITS Element
Note: Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device
DS26504
T1/E1/J1/64KCC BITS Element
DESIGN KIT AVAILABLE
GENERAL DESCRIPTION

The DS26504 is a building-integrated timing-supply
(BITS) clock-recovery element. It also functions as a
basic T1/E1 transceiver. The receiver portion can
recover a clock from T1, E1, 64kHz composite clock
(64KCC), and 6312kHz synchronization timing
interfaces. In T1 and E1 modes, the Synchronization
Status Message (SSM) can also be recovered. The
transmit portion can directly interface to T1, E1, or
64KCC synchronization interfaces as well as source
the SSM in T1 and E1 modes. The DS26504 can
translate between any of the supported inbound
synchronization clock rates to any supported
outbound rate. The DS26504 can also accept an 8kHz
as well as a 19.44MHz reference clock. A separate
output is provided to source a 6312kHz clock. The
device is controlled through a parallel, serial, or
hardware controller port.
APPLICATIONS

BITS Timing
Rate Conversion
FEATURES
� Accepts 8kHz and 19.44MHz References in
Addition to T1, E1, and 64kHz Composite Clock � GR378 Composite Clock Compliant � G.703 2048kHz Synchronization Interface
Compliant � G.703 64kHz Option A & B Centralized Clock
Synchronization Interface Compliant � G.703 64kHz Japanese Composite Clock
Synchronization Interface Compliant � G.703 6312kHz Japanese Synchronization
Interface Compliant � Interfaces to Standard T1/J1 (1.544MHz) and E1
(2.048MHz) � Interface to CMI-Coded T1/J1 and E1 � T1/E1 Transmit Payload Clock Output � Short- and Long-Haul Line Interface Transmit and Receive T1 BOC SSM Messages
with Receive Message Change of State and
Validation Indication � Transmit and Receive E1 Sa(n) Bit SSM
Messages with Receive Message Change of State
Indication � Crystal-Less Jitter Attenuator with Bypass Mode
for T1 and E1 Operation � Fully Independent Transmit and Receive
Functionality � Internal Software-Selectable Receive and
Transmit Side Termination for
75Ω/100Ω/110Ω/120Ω/133Ω � Monitor Mode for Bridging Applications � Accepts 16.384MHz, 12.8MHz, 8.192MHz,
4.096MHz, 2.048MHz, or 1.544MHz Master
Clock � 64kHz, 8kHz, and 400Hz Outputs in Composite
Clock Mode � 8-Bit Parallel Control Port, Multiplexed or
Nonmultiplexed, Intel or Motorola � Serial (SPI) Control Port and Hardware Control
Mode � Provides LOS, AIS, and LOF Indications through
Hardware Output Pins � Fast Transmitter Output Disable through Device
Pin for Protection Switching � IEEE 1149.1 JTAG Boundary Scan � 3.3V Supply with 5V Tolerant Inputs and
Outputs � Pin and Software Compatible with the DS26502
and DS26503
ORDERING INFORMATION
PART TEMP RANGE PIN-PACKAGE

DS26504L 0°C to +70°C 64 LQFP
DS26504LN -40°C to +85°C 64 LQFP

DS26504 T1/E1/J1/64KCC BITS Element
TABLE OF CONTENTS
1. FEATURES.......................................................................................................................7

1.1 GENERAL.....................................................................................................................................7
1.2 LINE INTERFACE...........................................................................................................................7
1.3 JITTER ATTENUATOR (T1/E1 MODES ONLY)..................................................................................7
1.4 FRAMER/FORMATTER...................................................................................................................8
1.5 TEST AND DIAGNOSTICS...............................................................................................................8
1.6 CONTROL PORT............................................................................................................................8
2. SPECIFICATIONS COMPLIANCE...................................................................................9
3. BLOCK DIAGRAMS.......................................................................................................11
4. PIN FUNCTION DESCRIPTION.....................................................................................14

4.1 TRANSMIT PLL...........................................................................................................................14
4.2 TRANSMIT SIDE..........................................................................................................................14
4.3 RECEIVE SIDE............................................................................................................................15
4.4 CONTROLLER INTERFACE............................................................................................................16
4.5 JTAG.........................................................................................................................................20
4.6 LINE INTERFACE.........................................................................................................................21
4.7 POWER......................................................................................................................................21
5. PINOUT...........................................................................................................................22
6. HARDWARE CONTROLLER INTERFACE....................................................................25

6.1 TRANSMIT CLOCK SOURCE.........................................................................................................25
6.2 INTERNAL TERMINATION..............................................................................................................25
6.3 LINE BUILD-OUT.........................................................................................................................26
6.4 RECEIVER OPERATING MODES....................................................................................................27
6.5 TRANSMITTER OPERATING MODES..............................................................................................27
6.6 MCLK PRE-SCALER...................................................................................................................28
6.7 PAYLOAD CLOCK OUTPUT...........................................................................................................28
6.8 OTHER HARDWARE CONTROLLER MODE FEATURES....................................................................29
7. PROCESSOR INTERFACE............................................................................................30

7.1 PARALLEL PORT FUNCTIONAL DESCRIPTION................................................................................30
7.2 SPI SERIAL PORT INTERFACE FUNCTIONAL DESCRIPTION............................................................30
7.2.1 Clock Phase and Polarity.....................................................................................................................30
7.2.2 Bit Order...............................................................................................................................................30
7.2.3 Control Byte.........................................................................................................................................30
7.2.4 Burst Mode...........................................................................................................................................30
7.2.5 Register Writes.....................................................................................................................................31
7.2.6 Register Reads....................................................................................................................................31
7.3 REGISTER MAP...........................................................................................................................32
7.3.1 Power-Up Sequence............................................................................................................................34
7.3.2 Test Reset Register.............................................................................................................................34
7.3.3 Mode Configuration Register...............................................................................................................35
7.4 INTERRUPT HANDLING................................................................................................................37
7.5 STATUS REGISTERS....................................................................................................................37
7.6 INFORMATION REGISTERS...........................................................................................................38
DS26504 T1/E1/J1/64KCC BITS Element
8. T1 FRAMER/FORMATTER CONTROL REGISTERS....................................................40

8.1 T1 CONTROL REGISTERS............................................................................................................40
9. E1 FRAMER/FORMATTER CONTROL REGISTERS....................................................46

9.1 E1 CONTROL REGISTERS...........................................................................................................46
9.2 E1 INFORMATION REGISTERS......................................................................................................49
10. I/O PIN CONFIGURATION OPTIONS............................................................................53
11. T1 SYNCHRONIZATION STATUS MESSAGE..............................................................56

11.1 T1 BIT-ORIENTED CODE (BOC) CONTROLLER............................................................................56
11.2 TRANSMIT BOC..........................................................................................................................56
11.3 RECEIVE BOC............................................................................................................................57
12. E1 SYNCHRONIZATION STATUS MESSAGE..............................................................65

12.1 SA/SI BIT ACCESS BASED ON CRC4 MULTIFRAME......................................................................65
12.1.1 Sa Bit Change of State.........................................................................................................................66
12.2 ALTERNATE SA/SI BIT ACCESS BASED ON DOUBLE-FRAME..........................................................77
13. LINE INTERFACE UNIT (LIU)........................................................................................80

13.1 LIU OPERATION..........................................................................................................................81
13.2 LIU RECEIVER............................................................................................................................81
13.2.1 Receive Level Indicator........................................................................................................................81
13.2.2 Receive G.703 Section 13 Synchronization Signal.............................................................................82
13.2.3 Monitor Mode.......................................................................................................................................82
13.3 LIU TRANSMITTER......................................................................................................................82
13.3.1 Transmit Short-Circuit Detector/Limiter................................................................................................83
13.3.2 Transmit Open-Circuit Detector...........................................................................................................83
13.3.3 Transmit BPV Error Insertion...............................................................................................................83
13.3.4 Transmit G.703 Section 13 Synchronization Signal (E1 Mode)...........................................................83
13.4 MCLK PRE-SCALER...................................................................................................................83
13.5 JITTER ATTENUATOR..................................................................................................................83
13.6 CMI (CODE MARK INVERSION) OPTION.......................................................................................84
13.7 LIU CONTROL REGISTERS..........................................................................................................85
13.8 RECOMMENDED CIRCUITS...........................................................................................................93
13.9 COMPONENT SPECIFICATIONS.....................................................................................................95
14. LOOPBACK CONFIGURATION.....................................................................................99
15. 64KHZ SYNCHRONIZATION INTERFACE..................................................................100

15.1 RECEIVE 64KHZ SYNCHRONIZATION INTERFACE OPERATION.....................................................100
15.2 TRANSMIT 64KHZ SYNCHRONIZATION INTERFACE OPERATION...................................................101
G.703 Level A...................................................................................................................................................101
16. 6312KHZ SYNCHRONIZATION INTERFACE..............................................................102

16.1 RECEIVE 6312KHZ SYNCHRONIZATION INTERFACE OPERATION.................................................102
16.2 TRANSMIT 6312KHZ SYNCHRONIZATION INTERFACE OPERATION...............................................102
17. JTAG BOUNDARY SCAN ARCHITECTURE AND TEST ACCESS PORT.................103

17.1 INSTRUCTION REGISTER...........................................................................................................107
17.2 TEST REGISTERS......................................................................................................................108
DS26504 T1/E1/J1/64KCC BITS Element
17.5 IDENTIFICATION REGISTER........................................................................................................108
18. FUNCTIONAL TIMING DIAGRAMS.............................................................................111

18.1 PROCESSOR INTERFACE...........................................................................................................111
18.1.1 Parallel Port Mode..............................................................................................................................111
18.1.2 SPI Serial Port Mode..........................................................................................................................111
19. OPERATING PARAMETERS.......................................................................................114
20. AC TIMING PARAMETERS AND DIAGRAMS............................................................116

20.1 MULTIPLEXED BUS....................................................................................................................116
20.2 NONMULTIPLEXED BUS.............................................................................................................119
20.3 SERIAL BUS..............................................................................................................................122
20.4 RECEIVE SIDE AC CHARACTERISTICS.......................................................................................124
20.5 TRANSMIT SIDE AC CHARACTERISTICS.....................................................................................126
21. REVISION HISTORY....................................................................................................128
22. PACKAGE INFORMATION..........................................................................................129

22.1 64-PIN LQFP (56-G4019-001).................................................................................................129
DS26504 T1/E1/J1/64KCC BITS Element
LIST OF FIGURES

Figure 3-1. Block Diagram.........................................................................................................................................11
Figure 3-2. Loopback Mux Diagram (T1/E1 Modes Only).........................................................................................12
Figure 3-3. Transmit PLL Clock Mux Diagram..........................................................................................................12
Figure 3-4. Master Clock PLL Diagram.....................................................................................................................13
Figure 13-1. Basic Network Connection....................................................................................................................80
Figure 13-2. Typical Monitor Application...................................................................................................................82
Figure 13-3. CMI Coding...........................................................................................................................................84
Figure 13-4. Software-Selected Termination, Metallic Protection.............................................................................93
Figure 13-5. Software-Selected Termination, Longitudinal Protection......................................................................94
Figure 13-6. E1 Transmit Pulse Template.................................................................................................................96
Figure 13-7. T1 Transmit Pulse Template.................................................................................................................96
Figure 13-8. Jitter Tolerance (T1 Mode)....................................................................................................................97
Figure 13-9. Jitter Tolerance (E1 Mode)....................................................................................................................97
Figure 13-10. Jitter Attenuation (T1 Mode)................................................................................................................98
Figure 13-11. Jitter Attenuation (E1 Mode)...............................................................................................................98
Figure 15-1. 64kHz Composite Clock Mode Signal Format....................................................................................100
Figure 17-1. JTAG Functional Block Diagram.........................................................................................................103
Figure 17-2. TAP Controller State Diagram.............................................................................................................106
Figure 18-1. SPI Serial Port Access, Read Mode, CPOL = 0, CPHA = 0...............................................................111
Figure 18-2. SPI Serial Port Access, Read Mode, CPOL = 1, CPHA = 0...............................................................111
Figure 18-3. SPI Serial Port Access, Read Mode, CPOL = 0, CPHA = 1...............................................................111
Figure 18-4. SPI Serial Port Access, Read Mode, CPOL = 1, CPHA = 1...............................................................112
Figure 18-5. SPI Serial Port Access, Write Mode, CPOL = 0, CPHA = 0...............................................................112
Figure 18-6. SPI Serial Port Access, Write Mode, CPOL = 1, CPHA = 0...............................................................112
Figure 18-7. SPI Serial Port Access, Write Mode, CPOL = 0, CPHA = 1...............................................................113
Figure 18-8. SPI Serial Port Access, Write Mode, CPOL = 1, CPHA = 1...............................................................113
Figure 20-1. Intel Bus Read Timing (BTS = 0 / BIS[1:0] = 00)...............................................................................117
Figure 20-2. Intel Bus Write Timing (BTS = 0 / BIS[1:0] = 00)................................................................................117
Figure 20-3. Motorola Bus Timing (BTS = 1 / BIS[1:0] = 00)...................................................................................118
Figure 20-4. Intel Bus Read Timing (BTS = 0 / BIS[1:0] = 01)................................................................................120
Figure 20-5. Intel Bus Write Timing (BTS = 0 / BIS[1:0] = 01)................................................................................120
Figure 20-6. Motorola Bus Read Timing (BTS = 1 / BIS[1:0] = 01).........................................................................121
Figure 20-7. Motorola Bus Write Timing (BTS = 1 / BIS[1:0] = 01).........................................................................121
Figure 20-8. SPI Interface Timing Diagram, CPHA = 0, BIS[1:0] = 10....................................................................123
Figure 20-9. SPI Interface Timing Diagram, CPHA = 1, BIS[1:0] = 10....................................................................123
Figure 20-10. Receive Timing—T1, E1, 64KCC Mode............................................................................................125
Figure 20-11. Transmit Timing—T1, E1, 64KCC Mode...........................................................................................127
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED