IC Phoenix
 
Home ›  DD27 > DS1991L-F5+,iButton MultiKey
DS1991L-F5+ Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
DS1991L-F5+ |DS1991LF5MAXN/a1495avaiiButton MultiKey
DS1991L-F5+ |DS1991LF5POWERN/a10000avaiiButton MultiKey
DS1991L-F5+ |DS1991LF5DALLASN/a2000avaiiButton MultiKey


DS1991L-F5+ ,iButton MultiKeyFEATURES 16.25ƒ Unique, factory-lasered and tested 64-bit registration number (8-bit family code + ..
DS1992 ,1kb/4kb MemoryFEATURES  4096 bits of Read/Write Nonvolatile  Unique, Factory-Lasered and Tested 64-bit Memory ( ..
DS1992L-F5+ ,iButton 1Kb/4Kb MemoryFEATURES  4096 bits of Read/Write Nonvolatile  Unique, Factory-Lasered and Tested 64-bit Memory ( ..
DS1993L-F5 ,1kbit/4kbit Memory iButtonTM DS1994 4-kbit Plus Time Memory iButtonTMFEATURESYYWW REGISTERED RR Unique, Factory-Lasered and Tested 64-bit06DD17.35Registration Num ..
DS1993L-F5+ ,iButton 1Kb/4Kb Memoryblock diagram (Figure 1) shows the parasite-powered circuitry. This circuitry steals power whenever ..
DS1994L-F5 ,4kb plus time memory iButtonblock diagram (Figure 1) shows the parasite-powered circuitry. This circuitry steals power whenever ..


DS1991L-F5+
iButton MultiKey
SPECIAL FEATURES ƒ 1,152-bit secure read/write, nonvolatile
memory ƒ Secure memory cannot be deciphered
without matching 64-bit password ƒ Memory is partitioned into 3 blocks of
384 bits each ƒ 64-bit password and ID fields for each
memory block ƒ 512-bit scratchpad ensures data transfer
integrity ƒ Operating temperature range: -40°C to
+70°C ƒ Over 10 years of data retention
COMMON iButton FEATURES
ƒ Unique, factory-lasered and tested 64-bit
registration number (8-bit family code +
48-bit serial number + 8-bit CRC tester)
assures absolute traceability because no two
parts are alike ƒ Multidrop controller for MicroLAN ƒ Digital identification and information by
momentary contact ƒ Chip-based data carrier compactly stores
information ƒ Data can be accessed while affixed to object ƒ Economically communicates to bus master
with a single digital signal at 16.3 kbits per
second ƒ Standard 16 mm diameter and 1-Wire®
protocol ensure compatibility with iButton®
family ƒ Button shape is self-aligning with cup-
shaped probes ƒ Durable stainless steel case engraved with
registration number withstands harsh
environments ƒ Easily affixed with self-stick adhesive
backing, latched by its flange, or locked with
a ring pressed onto its rim ƒ Presence detector acknowledges when reader
first applies voltage ƒ Meets UL#913 (4th Edit.); Intrinsically Safe
Apparatus, Approved under Entity Concept
for use in Class I, Division 1, Group A, B, C
and D Locations
F5 MICROCAN
GND
17.35A102
000000FBC52B
1-Wire
All dimension\s shown in millimeters
ORDERING INFORMATION

DS1991L-F5 F5 MicroCan
EXAMPLES OF ACCESSORIES

DS9096P Self-Stick Adhesive Pad
DS9101 Multi-Purpose Clip
DS9093RA Mounting Lock Ring
DS9093F Snap-In Fob
DS9092 iButton Probe
DS1991
MultiKey iButton
www.iButton.com
DS1991
iButton DESCRIPTION

The DS1991 MultiKey iButton is a rugged read/write data carrier that acts as three separate electronic
keys, offering 1,152 bits of secure, nonvolatile memory. Each key is 384 bits long with distinct 64-bit
password and public ID fields (Figure 1). The password field must be matched in order to access the
secure memory. Data is transferred serially via the 1-Wire protocol, which requires only a single data lead
and a ground return. The 512-bit scratchpad serves to ensure integrity of data transfers to secure memory.
Data should first be written to the scratchpad where it can be read back. After the data has been verified, a
copy scratchpad command will transfer the data to the secure memory. This process ensures data integrity
when modifying the memory. A 48-bit serial number is factory lasered into each DS1991 to provide a
guaranteed unique identity which allows for absolute traceability. The family code for the DS1991 is 02h.
The durable MicroCan package is highly resistant to environmental hazards such as dirt, moisture and
shock. Its compact button-shaped profile is self-aligning with mating receptacles, allowing the DS1991 to
be easily used by human operators. Accessories permit the DS1991 to be mounted on plastic key fobs,
photo-ID badges, printed-circuit boards or any smooth surface of an object. Applications include secure
access control, debit tokens, work-in-progress tracking, electronic travelers and proprietary data.
OPERATION

The DS1991 is accessed via a single data line using the 1-Wire protocol. The bus master must first
provide one of the four ROM Function Commands, 1) Read ROM, 2) Match ROM, 3) Search ROM, 4)
Skip ROM. These commands operate on the 64-bit lasered ROM portion of each device and can singulate
a specific device if many are present on the 1-Wire line as well as indicate to the bus master how many
and what types of devices are present. The protocol required for these ROM Function Commands is
described in Figure 9. After a ROM Function Command is successfully executed, the memory functions
that operate on the secure memory and the scratchpad become accessible and the bus master may issue
any one of the six Memory Function Commands specific to the DS1991. The protocol for these Memory
Function Commands is described in Figure 5. All data is read and written least significant bit first.
64-BIT LASERED ROM

Each DS1991 contains a unique ROM code that is 64 bits long. The first 8 bits are a 1-Wire family code.
The next 48 bits are a unique serial number. The last 8 bits are a CRC of the first 56 bits. (Figure 2.) The
1-Wire CRC is generated using a polynomial generator consisting of a shift register and XOR gates as
shown in Figure 3. The polynomial is X8 + X5 + X4 + 1. Additional information about the Dallas 1-Wire
Cyclic Redundancy Check is available in the Book of DS19xx iButton Standards. The shift register bits
are initialized to zero. Then starting with the least significant bit of the family code, 1 bit at a time is
shifted in. After the 8th bit of the family code has been entered, then the serial number is entered. After
the 48th bit of the serial number has been entered, the shift register contains the CRC value. Shifting in
the 8 bits of CRC should return the shift register to all zeros.
MEMORY FUNCTION COMMANDS

The DS1991 has six device-specific commands. Three scratchpad commands: Write Scratchpad, Read
Scratchpad and Copy Scratchpad and three subkey commands: Write Password, Write Subkey and Read
Subkey. After the device is selected, the memory function command is written to the DS1991. The
command is comprised of three fields, each one byte long. The first byte is the function code field. This
field defines the six commands that can be executed. The second byte is the address field. The first 6 bits
of this field define the starting address of the command. The last 2 bits of this field are the subkey address
code. The third byte of the command is a complement of the second byte (Figure 4).
DS1991
For the first use, since the passwords actually stored in the device are unknown, the DS1991 needs to be
initialized. This is done by directly writing (i. e., not through the scratchpad) the new identifier and
password for the selected subkey using the Write Password command. As soon as the new identifier and
password are stored in the device, further updates should be done through the scratchpad.
MEMORY MAP Figure 1

* Each subkey or the scratchpad has its own unique address.
64-BIT LASERED ROM Figure 2

8-Bit CRC Code 48-Bit Serial Number 8-Bit Family Code (02H)
MSB LSB MSB LSB MSB LSB
1-WIRE CRC GENERATOR Figure 3

DS1991
DS1991 COMMAND STRUCTURE Figure 4 nd byte 3rd byte Command 1st byte
B7 B6 B5 B4 B3 B2 B1 B0

write
scratchpad 96H
read
scratchpad 69H
1 1
any value
00H to 3FH
copy
scratchpad 3CH 0 0 0 0 0 0
read
SubKey 66H
write
SubKey 99H
any value
10H to 3FH
write
password 5AH
Sub-Key
Nr.: 0
or 1
or 0 0 0 0 0 0 0
ones complement
of 2nd byte
SCRATCHPAD COMMANDS

The 64-byte read/write scratchpad of the DS1991 is not password-protected. Its normal use is to build up
a data structure to be verified and then copied to a secure subkey.
Write Scratchpad [96H]

The Write Scratchpad command is used to enter data into the scratchpad. The starting address for the
write sequence is specified in the command. Data can be continuously written until the end of the
scratchpad is reached or until the DS1991 is reset. The command sequence is shown in Figure 5, first
page, left column.
Read Scratchpad [69H]

The Read Scratchpad command is used to retrieve data from the scratchpad. The starting address is
specified in the command word. Data can be continuously read until the end of the scratchpad is reached
or until the DS1991 is reset. The command sequence is shown in Figure 5, first page, center column.
Copy Scratchpad [3CH]

The Copy Scratchpad command is used to transfer specified data blocks from the scratchpad to a selected
subkey. This command should be used when data verification is required before storage in a secure
subkey. Data can be transferred in single 8-byte blocks or in one large 64-byte block. There are nine valid
block selector codes that are used to specify which block is to be transferred (Figure 6). As a further
precaution against accidental erasure of secure data, the 8-byte password of the destination subkey must
be entered. If the password does not match, the operation is terminated. After the block of data is
transferred to the secure subkey, the original data in the corresponding block of the scratchpad is erased.
The command sequence is shown in Figure 5, first page, right column.
SUBKEY COMMANDS

Each of the subkeys within the DS1991 is accessed individually. Transactions to read and write data to a
secured subkey start at the address defined in the command and proceed until the device is reset or the
end of the subkey is reached.
DS1991
Write Password [5AH]

The Write Password command is used to enter the ID and password of the selected subkey. This
command will erase all of the data stored in the secure area as well as overwriting the ID and password
fields with the new data. The DS1991 has a built-in check to ensure that the proper subkey was selected.
The sequence begins by reading the ID field of the selected subkey; the ID of the subkey to be changed is
then written into the part. If the IDs do not match, the sequence is terminated. Otherwise, the subkey
contents are erased and 64 bits of new ID data are written followed by a new 64-bit password. The
command sequence is shown in Figure 5, 2nd page, right column.
MEMORY FUNCTIONS FLOW CHART Figure 5
DS1991
MEMORY FUNCTIONS FLOW CHART (cont’d) Figure 5

DS1991
BLOCK SELECTOR CODES OF THE DS1991 Figure 6
Block Nr. Address Range LS Byte Codes MS Byte

0 to 7 00 to 3FH 56 56 7F 51 57 5D 5A 7F
0 identifier 9A 9A B3 9D 64 6E 69 4C password 9A 9A 4C 62 9B 91 69 4C 10H to 17H 9A 65 B3 62 9B 6E 96 4C 18H to 1FH 6A 6A 43 6D 6B 61 66 43 20H to 27H 95 95 BC 92 94 9E 99 BC 28H to 2FH 65 9A 4C 9D 64 91 69 B3 30H to 37H 65 65 B3 9D 64 6E 96 B3 38H to 3FH 65 65 4C 62 9B 91 96 B3
Write SubKey [99H]

The Write Subkey command is used to enter data into the selected subkey. Since the subkeys are secure,
the correct password is required to access them. The sequence begins by reading the ID field; the
password is then written back. If the password is incorrect, the transaction is terminated. Otherwise, the
data following is written into the secure area. The starting address for the write sequence is specified in
the command word. Data can be continuously written until the end of the secure subkey is reached or
until the DS1991 is reset. The command sequence is shown in Figure 5, 2nd page, center column.
Read SubKey [66H]

The Read Subkey command is used to retrieve data from the selected subkey. Since the subkeys are
secure, the correct password is required to access them. The sequence begins by reading the ID field; the
password is then written back. If the password is incorrect, the DS1991 will transmit random data.
Otherwise the data can be read from the subkey. The starting address is specified in the command. Data
can be continuously read until the end of the subkey is reached or until the DS1991 is reset. The
command sequence is shown in Figure 5, 2nd page, left column.
1-WIRE BUS SYSTEM

The 1-Wire bus is a system which has a single bus master and one or more slaves. In all instances, the
DS1991 is a slave device. The bus master is typically a micro-controller or PC. For small configurations
the 1-Wire communication signals can be generated under software control using a single port pin. For
multisensor networks, the DS2480B 1-Wire line driver chip or serial port adapters based on this chip
(DS9097U series) are recommended. This simplifies the hardware design and frees the microprocessor
from responding in real-time.
The discussion of this bus system is broken down into three topics: hardware configuration, transaction
sequence, and 1-Wire signaling (signal types and timing). A 1-Wire protocol defines bus transactions in
terms of the bus state during specified time slots that are initiated on the falling edge of sync pulses from
the bus master.
HARDWARE CONFIGURATION

The 1-Wire bus has only a single line by definition; it is important that each device on the bus be able to
drive it at the appropriate time. To facilitate this, each device attached to the 1-Wire bus must have an
open drain connections or tri-state outputs. The 1-Wire port of the DS1991 is an open drain part with an
internal circuit equivalent to that shown in Figure 7. The bus master can be the same equivalent circuit. If
a bidirectional pin is not available, separate output and input pins can be tied together.
DS1991
The bus master requires a pullup resistor at the master end of the bus, with the bus master circuit
equivalent to the one shown in Figures 8a and 8b. The value of the pullup resistor should be
approximately 5 kΩ for short line lengths.
A multidrop bus consists of a 1-Wire bus with multiple slaves attached. The 1-Wire bus has a maximum
data rate of 16.3 kbits per second. The idle state for the 1-Wire bus is high. If, for any reason a transaction
needs to be suspended, the bus must be left in the idle state if the transaction is to resume. If this does not
occur, and the bus is left low for more than 120 μs, one or more of the devices on the bus may be reset.
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED