IC Phoenix
 
Home ›  DD25 > DS1557P-70+-DS1557WP-120+,4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
DS1557P-70+-DS1557WP-120+ Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
DS1557P-70+ |DS1557P70MAXIM/DALLASN/a10avai4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
DS1557P-70+ |DS1557P70DALLASN/a13avai4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
DS1557P-70+ |DS1557P70MAXIMN/a10avai4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
DS1557WP-120+ |DS1557WP120+DALLASN/a59avai4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM


DS1557WP-120+ ,4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAMFEATURES PIN CONFIGURATION  Integrated NV SRAM, Real-Time Clock TOP VIEW (RTC), Crystal, Power-Fa ..
DS1558B , Watchdog Clock with NV RAM Control
DS15BR400TSQ ,4-Channel LVDS Buffer/Repeater with Pre-Emphasis 32-WQFN -40 to 85FEATURES DESCRIPTIONThe DS15BR400/DS15BR401 are four channel LVDS2• DC to 2 Gbps Low Jitter, High N ..
DS15BR400TSQ/NOPB ,4-Channel LVDS Buffer/Repeater with Pre-Emphasis 32-WQFN -40 to 85 SNLS224G –AUGUST 2006–REVISED APRIL 2013PIN DESCRIPTIONS (continued)Pin TQFP Pin WQFN PinI/O, Type ..
DS15BR401TSQ , 4-Channel LVDS Buffer/Repeater with Pre-Emphasis
DS15BR401TSQ/NOPB ,4-Channel LVDS Buffer/Repeater with Pre-Emphasis 32-WQFN -40 to 85FEATURES DESCRIPTIONThe DS15BR400/DS15BR401 are four channel LVDS2• DC to 2 Gbps Low Jitter, High N ..
DTC323TS , Digital transistors (built-in resistor)
DTC323-TS , Digital transistors (built-in resistor)
DTC343TS , Digital transistors (built-in resistor)
DTC363EU , Digital transistors (built-in resistors)
DTC614TK , Digital transistors (built-in resistor)
DTC614TU , Digital transistors (built-in resistor)


DS1557P-70+-DS1557WP-120+
4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
FEATURES  Integrated NV SRAM, Real-Time Clock
(RTC), Crystal, Power-Fail Control Circuit,
and Lithium Energy Source  Clock Registers are Accessed Identically to
the Static RAM; These Registers Reside in the
16 Top RAM Locations  Century Byte Register (i.e., Y2K Compliant)  Totally Nonvolatile with Over 10 Years of
Operation in the Absence of Power  Precision Power-On Reset  Programmable Watchdog Timer and RTC
Alarm  BCD-Coded Year, Month, Date, Day, Hours,
Minutes, and Seconds with Automatic Leap
Year Compensation Valid Up to the Year
2100  Battery Voltage-Level Indicator Flag  Power-Fail Write Protection Allows for 10%
VCC Power-Supply Tolerance  Lithium Energy Source is Electrically
Disconnected to Retain Freshness Until Power
is Applied for the First Time  Also Available in Industrial Temperature
Range: -40°C to +85°C
PIN CONFIGURATION

PIN DESCRIPTION

A0–A18 - Address Input
DQ0–DQ7 - Data Input/Outputs
IRQ/FT - Interrupt, Frequency Test Output (Open Drain)
RST - Power-On Reset Output (Open Drain)
CE - Chip Enable
OE - Output Enable
WE - Write Enable
VCC - Power-Supply Input
GND - Ground
X1, X2 - Crystal Connection
VBAT - Battery Connection
DS1557
4Meg, Nonvolatile, Y2K-Compliant
Timekeeping RAM
IRQ/FT2
A15
A16RSTVCC
WEOECEDQ7
DQ6DQ5
DQ4DQ3
DQ2
DQ1DQ0
GND5 6 9
10
11
12 13 14
15
16 17
A17
A14
33
32 31 30
29
28 27 26
25
24 23
22
21 20
19 18
A13A12A11
A10A8A6A3A0
34 A18
X1 GND VBAT X2
PowerCapModule Board

(Uses DS9034PCX PowerCap)
Maxim

DS1557
TOP VIEW
19-5501; Rev 9/10
DS1557 4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
ORDERING INFORMATION
PART TEMP RANGE VOLTAGE
(V) PIN-PACKAGE TOP MARK**

DS1557P-70+ 0°C to +70°C 5.0 34 PowerCap* DS1557P+70
DS1557P-70IND+ -40°C to +85°C 5.0 34 PowerCap* DS1557P+70 IND
DS1557WP-120+ 0°C to +70°C 3.3 34 PowerCap* DS1557WP+120
DS1557WP-120IND+ -40°C to +85°C 3.3 34 PowerCap* DS1557WP+120 IND
+ Denotes a lead(Pb)-free/RoHS-compliant package.
*DS9034PCX+ or DS9034I-PCX+ (PowerCap) required. Must be ordered separately.
*An “IND” on the top mark denotes an industrial temperature grade device.
DESCRIPTION

The DS1557 is a full-function, year-2000-compliant (Y2KC), real-time clock/calendar (RTC) with an
RTC alarm, watchdog timer, power-on reset, battery monitor, and 512k x 8 nonvolatile static RAM. User
access to all registers within the DS1557 is accomplished with a byte-wide interface as shown in Figure
1. The RTC registers contain century, year, month, date, day, hours, minutes, and seconds data in 24-hour
BCD format. Corrections for day of month and leap year are made automatically.
The RTC registers are double-buffered into an internal and external set. The user has direct access to the
external set. Clock/calendar updates to the external set of registers can be disabled and enabled to allow
the user to access static data. Assuming the internal oscillator is turned on, the internal set of registers is
continuously updated; this occurs regardless of external registers settings to guarantee that accurate RTC
information is always maintained.
The DS1557 has interrupt (IRQ/FT) and reset (RST) outputs which can be used to control CPU activity.
The IRQ/FT interrupt output can be used to generate an external interrupt when the RTC register values
match user programmed alarm values. The interrupt is always available while the device is powered from
the system supply and can be programmed to occur when in the battery-backed state to serve as a system
wakeup. Either the IRQ/FT or RST outputs can also be used as a CPU watchdog timer, CPU activity is
monitored and an interrupt or reset output will be activated if the correct activity is not detected within
programmed limits. The DS1557 power-on reset can be used to detect a system power down or failure
and hold the CPU in a safe reset state until normal power returns and stabilizes; the RST output is used
for this function.
The DS1557 also contains its own power-fail circuitry, which automatically deselects the device when the
VCC supply enters an out-of-tolerance condition. This feature provides a high degree of data security
during unpredictable system operation brought on by low VCC levels.
DS1557 4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
Figure 1. Block Diagram

Table 1. Operating Modes
VCC CE OE WE DQ0–DQ7MODE POWER

VIH X X HIGH-Z Deselect Standby
VIL X VIL DIN Write Active
VIL VIL VIH DOUT Read Active VCC > VPF
VIL VIH VIH HIGH-Z Read Active
VSO < VCC VCC < VSO
DATA READ MODE
The DS1557 is in the read mode whenever CE (chip enable) is low and WE (write enable) is high. The
device architecture allows ripple-through access to any valid address location. Valid data will be available
at the DQ pins within tAA after the last address input is stable, providing that CE and OE access times are
satisfied. If CE or OE access times are not met, valid data will be available at the latter of chip enable
access (tCEA) or at output enable access time (tOEA). The state of the data input/output pins (DQ) is
controlled by CE and OE. If the outputs are activated before tAA, the data lines are driven to an
intermediate state until tAA. If the address inputs are changed while CE and OE remain valid, output data
will remain valid for output data hold time (tOH) but will then go indeterminate until the next address
access.
Maxim

DS1557
DS1557 4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
DATA WRITE MODE

The DS1557 is in the write mode whenever WE and CE are in their active state. The start of a write is
referenced to the latter occurring transition of WE or CE. The addresses must be held valid throughout
the cycle. CE and WE must return inactive for a minimum of tWR prior to the initiation of a subsequent
read or write cycle. Data in must be valid tDS prior to the end of the write and remain valid for tDH
afterward. In a typical application, the OE signal will be high during a write cycle. However, OE can be
active provided that care is taken with the data bus to avoid bus contention. If OE is low prior to WE
transitioning low, the data bus can become active with read data defined by the address inputs. A low
transition on WE will then disable the outputs tWEZ after WE goes active.
DATA RETENTION MODE

The 5V device is fully accessible and data can be written and read only when VCC is greater than VPF.
However, when VCC is below the power-fail point VPF (point at which write protection occurs) the
internal clock registers and SRAM are blocked from any access. When VCC falls below the battery switch
point VSO (battery supply level), device power is switched from the VCC pin to the internal backup lithium
battery. RTC operation and SRAM data are maintained from the battery until VCC is returned to nominal
levels.
The 3.3V device is fully accessible and data can be written and read only when VCC is greater than VPF.
When VCC falls below VPF, access to the device is inhibited. If VPF is less than VSO, the device power is
switched from VCC to the internal backup lithium battery when VCC drops below VPF. If VPF is greater
than VSO, the device power is switched from VCC to the internal backup lithium battery when VCC drops
below VSO. RTC operation and SRAM data are maintained from the battery until VCC is returned to
nominal levels.
All control, data, and address signals must be powered down when VCC is powered down.
BATTERY LONGEVITY

The DS1557 has a lithium power source that is designed to provide energy for the clock activity, and
clock and RAM data retention when the VCC supply is not present. The capability of this internal power
supply is sufficient to power the DS1557 continuously for the life of the equipment in which it is
installed. For specification purposes, the life expectancy is 10 years at 25C with the internal clock
oscillator running in the absence of VCC.
INTERNAL BATTERY MONITOR

The DS1557 constantly monitors the battery voltage of the internal battery. The Battery Low Flag (BLF)
bit of the Flags Register (B4 of 7FFF0h) is not writable and should always be a 0 when read. If a 1 is ever
present, an exhausted lithium energy source is indicated and both the contents of the RTC and RAM are
questionable.
POWER-ON RESET

A temperature compensated comparator circuit monitors the level of VCC. When VCC falls to the power
fail trip point, the RST signal (open drain) is pulled low. When VCC returns to nominal levels, the RST
signal continues to be pulled low for a period of 40 ms to 200 ms. The power-on reset function is
independent of the RTC oscillator and thus is operational whether or not the oscillator is enabled.
DS1557 4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
CLOCK OPERATIONS

Table 2 and the following paragraphs describe the operation of RTC, alarm, and watchdog functions.
Table 2. Register Map
DATA ADDRESS B7 B6 B5 B4 B3 B2 B1 B0 FUNCTION/RANGE

7FFFFh 10 Year Year Year 00-99
7FFFEh X X X 10
Month Month Month 01-12
7FFFDh X X 10 Date Date Date 01-31
7FFFCh X FT X X X Day Day 01-07
7FFFBh X X 10 Hour Hour Hour 00-23
7FFFAh X 10 Minutes Minutes Minutes 00-59
7FFF9h OSC 10 Seconds Seconds Seconds 00-59
7FFF8h W R 10 Century Century Control 00-39
7FFF7h WDS BMB4 BMB3 BMB2 BMB1 BMB0 RB1 RB0 Watchdog
7FFF6h AE Y Abe Y Y Y Y Y Interrupts
7FFF5h AM4 Y 10 Date Date Alarm Date 01-31
7FFF4h AM3 Y 10 Hours Hours Alarm Hours 00-23
7FFF3h AM2 10 Minutes Minutes Alarm Minutes 00-59
7FFF2h AM1 10 Seconds Seconds Alarm Seconds 00-59
7FFF1h Y Y Y Y Y Y Y Y Unused
7FFF0h WF AF 0 BLF 0 0 0 0 Flags
X = Unused, Read/Writeable Under Write and Read Bit Control AE = Alarm Flag Enable
Y = Unused, Read/Writeable Without Write and Read Bit Control FT = Frequency Test Bit
OSC = Oscillator Start/Stop Bit ABE = Alarm in Battery-BackUp Mode Enable
W = Write Bit AM1 to AM4 = Alarm Mask Bits
R = Read Bit WF = Watchdog Flag
WDS = Watchdog Steering Bit AF = Alarm Flag
BMB0 to BMB4 = Watchdog Multiplier Bits 0 = 0 (Read Only)
RB0 to RB1 = Watchdog Resolution Bits BLF = Battery Low Flag
DS1557 4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
CLOCK OSCILLATOR CONTROL

The clock oscillator may be stopped at any time. To increase the shelf life of the backup lithium battery
source, the oscillator can be turned off to minimize current drain from the battery. The OSC bit is the
MSB of the Seconds Register (B7 of 7FFF9h). Setting it to a 1 stops the oscillator, setting to a 0 starts the
oscillator. The DS1557 is shipped from Maxim with the clock oscillator turned off, OSC bit set to a 1.
READING THE CLOCK

When reading the RTC data, it is recommended to halt updates to the external set of double-buffered
RTC Registers. This puts the external registers into a static state allowing data to be read without register
values changing during the read process. Normal updates to the internal registers continue while in this
state. External updates are halted when a 1 is written into the read bit, B6 of the Control Register
(7FFF8h). As long as a 1 remains in the Control Register read bit, updating is halted. After a halt is
issued, the registers reflect the RTC count (day, date, and time) that was current at the moment the halt
command was issued. Normal updates to the external set of registers will resume within 1 second after
the read bit is set to a 0 for a minimum of 500 s. The read bit must be a zero for a minimum of 500 s to
ensure the external registers will be updated.
SETTING THE CLOCK

The MSB bit, B7, of the Control Register is the write bit. Setting the write bit to a 1, like the read bit,
halts updates to the DS1557 (7FFF8h-7FFFFh) registers. After setting the write bit to a 1, RTC registers
can be loaded with the desired RTC count (day, date, and time) in 24-hour BCD format. Setting the write
bit to a 0 then transfers the values written to the internal RTC registers and allows normal operation to
resume.
CLOCK ACCURACY

The DS1557 and DS9034PCX are each individually tested for accuracy. Once mounted together, the
module will typically keep time accuracy to within 1.53 minutes per month (35 ppm) at 25°C and does
not require additional calibration. For this reason, methods of field clock calibration are not available and
not necessary. The electrical environment also affects clock accuracy and caution should be taken to
place the RTC in the lowest-level EMI section of the PC board layout. For additional information, refer
to Application Note 58.
FREQUENCY TEST MODE

The DS1557 frequency test mode uses the open drain IRQ/FT output. With the oscillator running, the
IRQ/FT output will toggle at 512 Hz when the FT bit is a 1, the Alarm Flag Enable bit (AE) is a 0, and
the Watchdog Steering bit (WDS) is a 1 or the Watchdog Register is reset (Register 7FFF7h = 00h). The
IRQ/FT output and the frequency test mode can be used as a measure of the actual frequency of the
32.768kHz RTC oscillator. The IRQ/FT pin is an open-drain output that requires a pullup resistor for
proper operation. The FT bit is cleared to a 0 on power-up.
DS1557 4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
USING THE CLOCK ALARM

The alarm settings and control for the DS1557 reside within Registers 7FFF2h-7FFF5h. Register 7FFF6h
contains two alarm enable bits: Alarm Enable (AE) and Alarm in Backup Enable (ABE). The AE and
ABE bits must be set as described below for the IRQ/FT output to be activated for a matched alarm
condition.
The alarm can be programmed to activate on a specific day of the month or repeat every day, hour,
minute, or second. It can also be programmed to go off while the DS1557 is in the battery-backed state of
operation to serve as a system wakeup. Alarm mask bits AM1 to AM4 control the alarm mode. Table 3
shows the possible settings. Configurations not listed in the table default to the once per second mode to
notify the user of an incorrect alarm setting.
Table 3. Alarm Mask Bits
AM4 AM3 AM2 AM1 ALARM RATE

1 1 1 1 Once per second
1 1 1 0 When seconds match
1 1 0 0 When minutes and seconds match 0 0 0 When hours, minutes, and seconds match 0 0 0 When date, hours, minutes, and seconds match
When the RTC Register values match Alarm Register settings, the Alarm Flag bit (AF) is set to a 1. If
Alarm Flag Enable (AE) is also set to a 1, the alarm condition activates the IRQ/FT pin. The IRQ/FT
signal is cleared by a read or write to the Flags Register (Address 7FFF0h) as shown in Figure 2 and 3.
When CE is active, the IRQ/FT signal may be cleared by having the address stable for as short as 15 ns
and either OE or WE active, but is not guaranteed to be cleared unless tRC is fulfilled. The alarm flag is
also cleared by a read or write to the Flags Register but the flag will not change states until the end of the
read/write cycle and the IRQ/FT signal has been cleared.
Figure 2. Clearing IRQ Waveforms CEE,,
DS1557 4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
Figure 3. Clearing IRQ Waveforms

The IRQ/FT pin can also be activated in the battery-backed mode. The IRQ/FT will go low if an alarm
occurs and both ABE and AE are set. The ABE and AE bits are cleared during the power-up transition,
however an alarm generated during power-up will set AF. Therefore, the AF bit can be read after system
power-up to determine if an alarm was generated during the power-up sequence. Figure 4 illustrates
alarm timing during the battery-backup mode and power-up states.
Figure 4. Backup Mode Alarm Waveforms
188
CE=0
7FFF0h
DS1557 4Meg, Nonvolatile, Y2K-Compliant Timekeeping RAM
USING THE WATCHDOG TIMER

The watchdog timer can be used to detect an out-of-control processor. The user programs the watchdog
timer by setting the desired amount of timeout into the 8-bit Watchdog Register (Address 7FFF7h). The
five Watchdog Register bits BMB4 to BMB0 store a binary multiplier and the two lower order bits RB1
to RB0 select the resolution, where 00=1/16 second, 01=1/4 second, 10=1 second, and 11=4 seconds. The
watchdog time-out value is then determined by the multiplication of the 5-bit multiplier value with the 2-
bit resolution value. (For example: writing 00001110 in the Watchdog Register = 3 X 1 second or
3 seconds.) If the processor does not reset the timer within the specified period, the Watchdog Flag (WF)
is set and a processor interrupt is generated and stays active until either the Watchdog Flag (WF) is read
or the Watchdog Register (7FFF7h) is read or written.
The most significant bit of the Watchdog Register is the Watchdog Steering Bit (WDS). When set to a 0,
the watchdog will activate the IRQ/FT output when the watchdog times out.
When WDS is set to a 1, the watchdog will output a negative pulse on the RSToutput for a duration of
40 ms to 200 ms. The Watchdog Register (7FFF7h) and the FT bit will reset to a 0 at the end of a
watchdog timeout when the WDS bit is set to a 1.
The watchdog timer resets when the processor performs a read or write of the Watchdog Register. The
timeout period then starts over. Writing a value of 00h to the Watchdog Register disables the watchdog
timer. The watchdog function is automatically disabled upon power-up and the Watchdog Register is
cleared. If the watchdog function is set to output to the IRQ/FT output and the frequency test function is
activated, the watchdog function prevails and the frequency test function is denied.
POWER-ON DEFAULT STATES

Upon application of power to the device, the following register bits are set to a 0:
WDS = 0, BMB0 to BMB4 = 0, RB0 to RB1 = 0, AE = 0, ABE = 0.
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED