IC Phoenix
 
Home ›  DD20 > DS1020S-100-DS1020S-100+-DS1020S-15-DS1020S-15+-DS1020S-200-DS1020S-200+-DS1020S-25-DS1020S-25+-DS1020S-50-DS1020S-50+,Programmable 8 bit Silicon Delay Line
DS1020S-100-DS1020S-100+-DS1020S-15-DS1020S-15+-DS1020S-200 Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
DS1020S-100 |DS1020S100DSN/a100avaiProgrammable 8 bit Silicon Delay Line
DS1020S-100 |DS1020S100N/a64avaiProgrammable 8 bit Silicon Delay Line
DS1020S-100+ |DS1020S100+DALLASN/a200avaiProgrammable 8 bit Silicon Delay Line
DS1020S-15 |DS1020S15DSN/a20avaiProgrammable 8 bit Silicon Delay Line
DS1020S-15+ |DS1020S15DALLASN/a200avaiProgrammable 8 bit Silicon Delay Line
DS1020S-200 |DS1020S200DALLASN/a820avaiProgrammable 8 bit Silicon Delay Line
DS1020S-200 |DS1020S200DALLAS ?N/a697avaiProgrammable 8 bit Silicon Delay Line
DS1020S-200+ |DS1020S200+DALLASN/a200avaiProgrammable 8 bit Silicon Delay Line
DS1020S-25 |DS1020S25DALLASN/a5avaiProgrammable 8 bit Silicon Delay Line
DS1020S-25+ |DS1020S25+DALLASN/a200avaiProgrammable 8 bit Silicon Delay Line
DS1020S-50 |DS1020S50DALLASN/a4388avaiProgrammable 8 bit Silicon Delay Line
DS1020S-50 |DS1020S50DSN/a13avaiProgrammable 8 bit Silicon Delay Line
DS1020S-50+ |DS1020S50DALLASN/a200avaiProgrammable 8 bit Silicon Delay Line


DS1020S-50 ,Programmable 8 bit Silicon Delay Lineapplications requiringCCfrequent timing adjustment, DIP switches should be used. The enable pin (E) ..
DS1020S-50 ,Programmable 8 bit Silicon Delay LineApplications can read the setting of the DS1020 delay line by connecting the serial output pin (Q) ..
DS1020S-50+ ,Programmable 8 bit Silicon Delay LineDS1020Programmable 8-BitSilicon Delay Linewww.dalsemi.com
DS1021-25 ,Programmable 8-Bit Silicon Delay LineFEATURES PIN ASSIGNMENT All-silicon time delayIN 1 16 Models with 0.25 ns and 0.5 ns steps VCCE 2 ..
DS1021-50 ,Programmable 8-Bit Silicon Delay Lineapplications requiring frequentCCtiming adjustment, DIP switches should be used. The enable pin (E) ..
DS1021-50 ,Programmable 8-Bit Silicon Delay LineDS1021Programmable 8-BitSilicon Delay Linewww.dalsemi.com
DT28F016SV-080 , 16-MBIT (1 MBIT x 16, 2 MBIT x 8) FlashFile MEMORY
DT28F160 S570 , 5 VOLT FlashFile™ MEMORY
DT28F160S3-100 , WORD-WIDE FlashFile MEMORY FAMILY
DT28F160S570 , 5 VOLT FlashFile™ MEMORY
DT28F160S570 , 5 VOLT FlashFile™ MEMORY
DT28F160S5-70 , 5 VOLT FlashFile™ MEMORY


DS1020S-100-DS1020S-100+-DS1020S-15-DS1020S-15+-DS1020S-200-DS1020S-200+-DS1020S-25-DS1020S-25+-DS1020S-50-DS1020S-50+
Programmable 8 bit Silicon Delay Line
FEATURESAll-silicon time delayModels with 0.15 ns, 0.25 ns, 0.5 ns, 1 ns,
and 2 ns stepsProgrammable using 3-wire serial port or
8-bit parallel portLeading and trailing edge accuracyStandard 16-pin DIP or 16-pin SOICEconomicalAuto-insertable, low profileLow-power CMOSTTL/CMOS-compatibleVapor phase, IR and wave solderable
PIN ASSIGNMENT
PIN DESCRIPTION
- Delay Input
P0-P7- Parallel Program Pins
GND- Ground
OUT- Delay Output
VCC- +5 Volts- Mode Select
E- Enable- Serial Port Clock- Serial Data Output- Serial Data Input
DESCRIPTION

The DS1020 Programmable 8-Bit Silicon Delay Line consists of an 8-bit, user-programmable CMOS
silicon integrated circuit. Delay values, programmed using either the 3-wire serial port or the 8-bit
parallel port, can be varied over 256 equal steps. The fastest model (-15) offers a maximum delay of
48.25 ns with an incremental delay of 0.15 ns, while the slowest model (-200) has a maximum delay of
520 ns with an incremental delay of 2 ns. All models have an inherent (step-zero) delay of 10 ns. After
the user-determined delay, the input logic state is reproduced at the output without inversion. The
DS1020 is TTL- and CMOS-compatible, capable of driving 10 74LS-type loads, and features both rising
and falling edge accuracy.
The all-CMOS DS1020 integrated circuit has been designed as a reliable, economic alternative to hybrid
programmable delay lines. It is offered in a standard 16-pin auto-insertable DIP and a space-saving
surface mount 16-pin SOIC.
DS1020
Programmable 8-Bit
Silicon Delay Line
www.dalsemi.com

VCC
OUT
Q/PO
GND
DS1020 16-pin DIP (300-mil)
See Mech. Drawings Section
Q/PO
VCC
OUT
GND
DS1020S 16-pin SOIC (300-mil)
See Mech. Drawings Section
DS1020
PARALLEL MODE (S=1)

In the PARALLEL programming mode, the output of the DS1020 will reproduce the logic state of the
input after a delay determined by the state of the eight program input pins P0 - P7. The parallel inputs can
be programmed using DC levels or computer-generated data. For infrequent modification of the delay
value, jumpers may be used to connect the input pins to VCC and ground. For applications requiring
frequent timing adjustment, DIP switches should be used. The enable pin (E) must be at a logic 1 in
hardwired implementations.
Maximum flexibility is obtained when the eight parallel programming bits are set using computer-
generated data. When the data setup (tDSE) and data hold (tDHE) requirements are observed, the enable pin
can be used to latch data supplied on an 8-bit bus. Enable must be held at a logic 1 if it is not used to latch
the data. After each change in delay value, a settling time (tEDV or tPDV) is required before input logic
levels are accurately delayed.
Since the DS1020 is a CMOS design, unused input pins (D and C) must be connected to well-defined
logic levels; they must not be allowed to float.
SERIAL MODE (S = 0)

In the SERIAL programming mode, the output of the DS1020 will reproduce the logic state of the input
after a delay time determined by an 8-bit value clocked into serial port D. While observing data setup
(tDSC) and data hold (tDHC) requirements, timing data is loaded in MSB-to-LSB order by the rising edge of
the serial clock (C). The enable pin (E) must be at a logic 1 to load or read the internal 8-bit input register,
during which time the delay is determined by the last value activated. Data transfer ends and the new
delay value is activated when enable (E) returns to a logic 0. After each change, a settling time (tEDV) is
required before the delay is accurate.
As timing values are shifted into the serial data input (D), the previous contents of the 8-bit input register
are shifted out of the serial output pin (Q) in MSB-to-LSB order. By connecting the serial output of one
DS1020 to the serial input of a second DS1020, multiple devices can be daisy-chained (cascaded) for
programming purposes (Figure 3). The total number of serial bits must be eight times the number of units
daisy-chained and each group of 8 bits must be sent in MSB-to-LSB order.
Applications can read the setting of the DS1020 delay line by connecting the serial output pin (Q) to the
serial input (D) through a resistor with a value of 1k to 10k ohms (Figure 2). Since the read process is
destructive, the resistor restores the value read and provides isolation when writing to the device. The
resistor must connect the serial output (Q) of the last device to the serial input (D) of the first device of a
daisy-chain (Figure 3). For serial readout with automatic restoration through a resistor, the device used to
write serial data must go to a high impedance state.
To initiate a serial read, enable (E) is taken to a logic 1 while serial clock (C) is at a logic 0. After a
waiting time (tEQV), bit 7 (MSB) appears on the serial output (Q). On the first rising (0 → 1) transition of
the serial clock (C), bit 7 (MSB) is rewritten and bit 6 appears on the output after a time tCQV. To restore
the input register to its original state, this clocking process must be repeated 8 times. In the case of a
daisy-chain, the process must be repeated 8 times per package. If the value read is restored before enable
(E) is returned to logic 0, no settling time (tEDV) is required and the programmed delay remains
unchanged.
DS1020
FUNCTIONAL BLOCK DIAGRAM Figure 1
SERIAL READOUT Figure 2
DS1020
CASCADING MULTIPLE DEVICES (DAISY CHAIN) Figure 3
PART NUMBER TABLE Table 1
DELAYS AND TOLERANCES (IN ns)
PART
NUMBER
STEP ZERO
DELAY TIME
MAX DELAY
TIME (NOM)
DELAY CHANGE
PER STEP (NOM)
MAX DEVIATION FROM
PROGRAMMED DELAY

DS1020-1510 ± 248.250.15±4
DS1020-2510 ± 273.750.25±6
DS1020-5010 ± 2137.50.5±8
DS1020-10010 ± 22651±20
DS1020-20010 ± 35202±40
DELAYS VS. PROGRAMMED VALUE Table 2
MINDE
TEP
MAXDE
RAL
POR
RIAL
POR

BINARY000000111P7MSB
PROGRAMMED000000111P6
VALUE000000111P500000111P400000111P300011111P2
PART001100011P1
NUMBER010101101P0LSB
DS1020-1510.0010.1510.3010.4510.6010.7547.9548.1048.25
DS1020-2510.0010.2510.5010.7511.0011.2573.2573.5073.75
DS1020-5010.010.511.011.512.012.5136.5137.0137.5
DS1020-100101112131415263264265
DS1020-200101214161820516518520
All delays in nanoseconds, referenced to input pin.
DS1020
DALLAS SEMICONDUCTOR TEST CIRCUIT Figure 4
TEST SETUP DESCRIPTION

Figure 4 illustrates the hardware configuration used for measuring the timing parameters of the DS1020.
The input waveform is produced by a precision pulse generator under software control. Time delays are
measured by a time interval counter (20 ps resolution) connected to the output. The DS1020 serial and
parallel ports are controlled by interfaces to a central computer. All measurements are fully automated
with each instrument controlled by the computer over an IEEE 488 bus.
TEST CONDITIONS

INPUT:
Ambient Temperature:25°C ±=3°C
Supply Voltage (VCC):5.0V ±=0.1V
Input Pulse:High = 3.0V ±=0.1V
Low = 0.0V ±=0.1V
Source Impedance:50 ohms max.
Rise and Fall Time:3.0 ns max.
(measured between
0.6V and 2.4V)
Pulse Width:500 ns (DS1020–15)
500 ns (DS1020–25)
2 μs (DS1020–50)
4 μs (DS1020–100)
4 μs (DS1020–200)
Period:1 μs (DS1020–15)
1 μs (DS1020–25)
4 μs (DS1020–50)
8 μs (DS1020–100)μs (DS1020–200)
NOTE:Above conditions are for test only and do not restrict the operation of the device under other data
sheet conditions.
OUTPUT:
Output is loaded with a 74F04. Delay is measured between the 1.5V level of the rising edge of the input
signal and the 1.5V level of the corresponding edge of the output.
DS1020
ABSOLUTE MAXIMUM RATINGS*

Voltage on any Pin Relative to Ground-1.0V to +7.0V
Operating Temperature0°C to 70°C
Storage Temperature-55°C to +125°C
Soldering Temperature260°C for 10 seconds
Short Circuit Output Current50 mA for 1 second
* This is a stress rating only and functional operation of the device at these or any other conditions above
those indicated in the operation sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods of time may affect reliability.
DC ELECTRICAL CHARACTERISTICS
(0°C to 70°C; VCC = 5.0V ± 5%)
PARAMETERSYMTEST
CONDITION
MINTYPMAXUNITSNOTES

Supply VoltageVCC4.755.005.25V1
High Level
Input Voltage
VIH2.2VCC+0.5V1
Low Level
Input Voltage
VIL-0.50.8V1
Input Leakage
Current0 ≤ VI ≤ VCC-1.01.0µA
Active CurrentICCVCC=MAX;
PERIOD=1 µs
30.0mA3
High Level
Output Current
IOHVCC=MIN.
VOH=2.7V
-1.0mA
Low Level
Output Current
IOLVCC=MIN.
VOL=0.5V
8mA4
AC ELECTRICAL CHARACTERISTICS
(0°C to 70°C; VCC = 5V ± 5%)
PARAMETERSYMBOLMINTYPMAXUNITSNOTES

Clock FrequencyfC10MHz
Enable WidthtEW50ns
Clock WidthtCW50ns
Data Setup to ClocktDSC30ns
Data Hold from ClocktDHC10ns
Data Setup to EnabletDSE30ns
Data Hold from EnabletDHE20ns
Enable to Serial
Output Valid
tEQV50ns
Enable to Serial
Output High Z
tEQZ050ns
Clock to Serial
Output Valid
tCQV50ns
Clock to Serial
Output Invalid
tCQX10ns
Enable Setup to ClocktES50ns
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED