IC Phoenix
 
Home ›  CC18 > CDCP1803-CDCP1803RGERG4-CDCP1803RTHR-CDCP1803RTHT,1:3 LVPECL Clock Buffer with Programable Divider 24-VQFN -40 to 85
CDCP1803-CDCP1803RGERG4-CDCP1803RTHR-CDCP1803RTHT Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
CDCP1803N/a25avai1:3 LVPECL Clock Buffer with Programable Divider
CDCP1803TIN/a187avai1:3 LVPECL Clock Buffer with Programable Divider
CDCP1803RGERG4TIN/a12000avai1:3 LVPECL Clock Buffer with Programable Divider 24-VQFN -40 to 85
CDCP1803RTHRTIN/a1829avai1:3 LVPECL Clock Buffer with Programable Divider
CDCP1803RTHTTIN/a15avai1:3 LVPECL Clock Buffer with Programable Divider


CDCP1803RGERG4 ,1:3 LVPECL Clock Buffer with Programable Divider 24-VQFN -40 to 85 SCAS727F–NOVEMBER 2003–REVISED DECEMBER 20131:3 LVPECL CLOCK BUFFERWITH PROGRAMMABLE DIVIDERCheck ..
CDCP1803RTHR ,1:3 LVPECL Clock Buffer with Programable DividerFEATURESRGE PACKAGE• Distributes One Differential Clock Input to(TOP VIEW)Three LVPECL Differential ..
CDCP1803RTHT ,1:3 LVPECL Clock Buffer with Programable DividerThese devices have limited built-in ESD protection. The leads should be shorted together or the dev ..
CDCR61APW ,Direct RAMBus Clock Generatorblock diagramS0 VDDPS1 S2XTALOSCPLL2XINDIVBUSCLKXOUT/2 LCLKBUSCLK FREQUENCY SETTINGSS0 M (PLL MULTI ..
CDCR61APWR ,Direct RAMBus Clock Generatormaximum ratings” may cause permanent damage to the device. These are stress ratings only, andfuncti ..
CDCR61APWRG4 ,Direct RAMBus Clock Generatormaximum ratings over operating free-air temperature (unless otherwise noted)Supply voltage range, V ..
CL431 , Precision Adjustable Shunt Reference
CL431 , Precision Adjustable Shunt Reference
CL431 , Precision Adjustable Shunt Reference
CL9000 , AM/FM RADIO TRANSISTOR KIT
CLA50E1200HB , High Efficiency Thyristor
CLC001AJE ,Serial Digital Cable Driver with Adjustable OutputsElectrical CharacteristicsOver recommended operating supply and temperature ranges unless otherwise ..


CDCP1803-CDCP1803RGERG4-CDCP1803RTHR-CDCP1803RTHT
1:3 LVPECL Clock Buffer with Programable Divider
(1) Thermal pad must be connected to VSS.
VDD1
VDD1
VSS 23 22 21 20 19
VDDPECL
VDDPECL V Y0 V Y2
VSS(1)
RTH PACKAGE
(TOP VIEW)

VSS(1)
VDDPECL
VDDPECL
VBB 23 22 21 20 19 8 9 10 11 12 V Y0 V Y2
RGE PACKAGE
(TOP VIEW)

(1) Thermal pad must be connected to VSS.
P0024-02
CDCP1803
www.ti.com
SCAS727F –NOVEMBER 2003–REVISED DECEMBER 2013
1:3 LVPECL CLOCK BUFFER
WITH PROGRAMMABLE DIVIDER
Checkfor Samples: CDCP1803
1FEATURES Distributes One Differential Clock Inputto
Three LVPECL Differential Clock Outputs Programmable Output Divider for Two LVPECL
Outputs Low-Output Skew15 ps (Typical) VCC Range3 V–3.6V Signaling Rate Upto 800-MHz LVPECL Differential Input Stage for Wide Common-
Mode Range Provides VBB Bias Voltage Output for Single-
Ended Input Signals Receiver Input Threshold ±75 mV 24-Terminal QFN Package(4 mm×4 mm) Accepts Any Differential Signaling:
LVDS, HSTL, CML, VML, SSTL-2, and
Single-Ended: LVTTL/LVCMOS
DESCRIPTION

The CDCP1803 clock driver distributes one pairof
differential clock inputs to three pairs of LVPECL
differential clock outputs Y[2:0] and Y[2:0] with
minimum skew for clock distribution. The CDCP1803 specifically designed for driving 50-Ω transmission
lines.
The CDCP1803 has three control terminals, S0, S1, output mode settings; see CDCP1803is characterizedto For usein single- CDCP1803 also terminal that can be directly
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED