IC Phoenix
 
Home ›  CC11 > CD54HC40103F3A,High Speed CMOS Logic 8-Stage Synchronous Down Counters
CD54HC40103F3A Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
CD54HC40103F3ATIN/a50avaiHigh Speed CMOS Logic 8-Stage Synchronous Down Counters


CD54HC40103F3A ,High Speed CMOS Logic 8-Stage Synchronous Down CountersFeatures Description• Synchronous or Asynchronous Preset The ’HC40103 and CD74HCT40103 are manufact ..
CD54HC40105F3A ,High Speed CMOS Logic 4-Bit by 16-Word FIFO RegisterFeatures Description• Independent Asynchronous Inputs and Outputs The ’HC40105 and ’HCT40105 are hi ..
CD54HC4015F3A ,High Speed CMOS Logic Dual 4-Stage Static Shift RegisterMaximum Ratings Thermal InformationoDC Supply Voltage, V . . . . . . . . . . . . . . . . . . . . . ..
CD54HC4017F3A ,High Speed CMOS Logic Decade Counter/Divider with 10 Decoded Outputsmaximum ratings” may cause permanent damage to the device. These are stress ratings only, andfuncti ..
CD54HC4017F3A ,High Speed CMOS Logic Decade Counter/Divider with 10 Decoded Outputsmaximum ratings over operating free-air temperature (unless otherwise noted)Supply voltage range, V ..
CD54HC4020F ,High Speed CMOS Logic 14-Stage Binary CounterFeatures Description• Fully Static Operation The ’HC4020 and ’HCT4020 are 14-stage ripple-carrybina ..
CHDTA114YUPT , PNP Digital Silicon Transistor
CHDTA144EUPT , PNP Digital Silicon Transistor
CHDTC144EEPT , NPN Digital Silicon Transistor
CHF2010CNP500LX , Series 10 W Power RF Chip Termination/Resistor
CHL8102-00CRT ,Dual Loop, 2+1 multiphase PWM high density DDR VR solutions with VR12 SVIDfeatures proprietary non-linear digital PWM algorithms, minimizes  I2C security enable pin (CHL81 ..
CHL8112A ,Dual Loop, 4+1 multiphase AMD PWM controller for high efficiency, highly accurate VR solutionsAPPLICATIONS CHiL’s unique Adaptive Transient Algorithm (ATA), based AMD® SVI based systems on pro ..


CD54HC40103F3A
High Speed CMOS Logic 8-Stage Synchronous Down Counters
CD54HC40103, CD74HC40103, CD74HCT40103 SCHS221D High-Speed CMOS Logic November 1997 - Revised October 2003 8-Stage Synchronous Down Counters Features Description • Synchronous or Asynchronous Preset The ’HC40103 and CD74HCT40103 are manufactured with high speed silicon gate technology and consist of an 8-stage • Cascadable in Synchronous or Ripple Mode [ /Title synchronous down counter with a single output which is (CD74H active when the internal count is zero. The 40103 contains a • Fanout (Over Temperature Range) single 8-bit binary counter. Each has control inputs for C40103, - Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads enabling or disabling the clock, for clearing the counter to its - Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads CD74H maximum count, and for presetting the counter either o o CT4010 • Wide Operating Temperature Range . . . -55 C to 125 C synchronously or asynchronously. All control inputs and the TC output are active-low logic. 3) • Balanced Propagation Delay and Transition Times /Sub- In normal operation, the counter is decremented by one • Significant Power Reduction Compared to LSTTL count on each positive transition of the CLOCK (CP). ject Logic ICs Counting is inhibited when the TE input is high. The TC (High output goes low when the count reaches zero if the TE input • HC Types Speed is low, and remains low for one full clock period. - 2V to 6V Operation CMOS - High Noise Immunity: N = 30%, N = 30% of V When the PE input is low, data at the P0-P7 inputs are IL IH CC Logic 8- at V = 5V clocked into the counter on the next positive clock transition CC regardless of the state of the TE input. When the PL input is • HCT Types low, data at the P0-P7 inputs are asynchronously forced into - 4.5V to 5.5V Operation the counter regardless of the state of the PE, TE, or CLOCK - Direct LSTTL Input Logic Compatibility, inputs. Input P0-P7 represent a single 8-bit binary word for = 0.8V (Max), V = 2V (Min) V the 40103. When the MR input is low, the counter is IL IH - CMOS Input Compatibility, I ≤ 1µA at V , V asynchronously cleared to its maximum count of 255 , l OL OH 10 regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth Ordering Information table. TEMP. RANGE o If all control inputs except TE are high at the time of zero PART NUMBER ( C) PACKAGE count, the counters will jump to the maximum count, giving a CD54HC40103F3A -55 to 125 16 Ld CERDIP counting sequence of 100 or 256 clock pulses long. 16 10 CD74HC40103E -55 to 125 16 Ld PDIP TE input and the TC The 40103 may be cascaded using the output, in either a synchronous or ripple mode. These CD74HC40103M -55 to 125 16 Ld SOIC circuits possess the low power consumption usually CD74HC40103MT -55 to 125 16 Ld SOIC associated with CMOS circuitry, yet have speeds CD74HC40103M96 -55 to 125 16 Ld SOIC comparable to low power Schottky TTL circuits and can drive up to 10 LSTTL loads. CD74HCT40103E -55 to 125 16 Ld PDIP CD74HCT40103M -55 to 125 16 Ld SOIC CD74HCT40103MT -55 to 125 16 Ld SOIC CD74HCT40103M96 -55 to 125 16 Ld SOIC NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. The suffix T denotes a small-quantity reel of 250. CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures. Copyright © 2003, 1
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED