IC Phoenix
 
Home ›  BB27 > BSH205,P-channel vertical D-MOS logic level FET
BSH205 Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
BSH205NXP/PHILIPSN/a3000avaiP-channel vertical D-MOS logic level FET


BSH205 ,P-channel vertical D-MOS logic level FETLimiting values in accordance with the Absolute Maximum System (IEC 134)SYMBOL PARAMETER CONDITIONS ..
BSH207 ,P-channel enhancement mode MOS transistor
BSH207 ,P-channel enhancement mode MOS transistor
BSH207 ,P-channel enhancement mode MOS transistor
BSL202SN , OptiMOS2 Small-Signal-Transistor
BSL207SP ,Low Voltage MOSFETsFeatureV -20 VDS• P-ChannelR 41 mΩDS(on)• Enhancement modeI -6 AD• Super Logic Level (2.5 V rated)P ..
BZD27-C180 ,Voltage regulator diodes
BZD27C180P ,Discrete Devices -Diode-Zener Diode & ArrayRev. 1.8, 13-Apr-05 3BZD27C3V6P to BZD27C200PVishay SemiconductorsTypical Characteristics (Tamb = 2 ..
BZD27C18P ,Discrete Devices -Diode-Zener Diode & ArrayFeatures • Sillicon Planar Zener Diodes  Low profile surface-mount packagee3  Zener and surge cur ..
BZD27C20 ,Voltage regulator diodes
BZD27-C20 ,Voltage regulator diodes
BZD27-C200 ,Voltage regulator diodes


BSH205
P-channel vertical D-MOS logic level FET
Philips Semiconductors Product specification
P-channel enhancement mode BSH205
MOS transistor
FEATURES SYMBOL QUICK REFERENCE DATA

• Very low threshold voltage VDS = -12 V
• Fast switching
• Logic level compatible ID = -0.75 A
• Subminiature surface mount
package RDS(ON) ≤ 0.5 Ω (VGS = -2.5 V)
VGS(TO) ≥ 0.4 V
GENERAL DESCRIPTION PINNING SOT23

P-channel, enhancement mode, PIN DESCRIPTION
logic level, field-effect power
transistor. This device has low 1 gate
threshold voltage and extremely
fast switching makingit ideal for 2 source
battery powered applications and
high speed digital interfacing. 3 drain
The BSH205is suppliedin the
SOT23 subminiature surface
mounting package.
LIMITING VALUES

Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER CONDITIONS MIN. MAX. UNIT

VDS Drain-source voltage - -12 V
VDGR Drain-gate voltage RGS = 20 kΩ - -12 V
VGS Gate-source voltage - ± 8V Drain current (DC) Ta = 25 ˚C - -0.75 A
Ta = 100 ˚C - -0.47 A
IDM Drain current (pulse peak value) Ta = 25 ˚C - -3 A
Ptot Total power dissipation Ta = 25 ˚C - 0.417 W
Ta = 100 ˚C - 0.17 W
Tstg, Tj Storage & operating temperature - 55 150 ˚C
THERMAL RESISTANCES
SYMBOL PARAMETER CONDITIONS TYP. MAX. UNIT
th j-a Thermal resistance junction to FR4 board, minimum 300 - K/W
ambient footprint 2
Philips Semiconductors Product specification
P-channel enhancement mode BSH205
MOS transistor
ELECTRICAL CHARACTERISTICS

Tj= 25˚C unless otherwise specified
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT

V(BR)DSS Drain-source breakdown VGS = 0 V; ID = -10 μA -12 - - V
voltage
VGS(TO) Gate threshold voltage VDS = VGS; ID = -1 mA -0.4 -0.68 - V
Tj = 150˚C -0.1 - - V
RDS(ON) Drain-source on-state VGS = -4.5 V; ID = -430 mA - 0.18 0.4 Ω
resistance VGS = -2.5 V; ID = -430 mA - 0.32 0.5 Ω
VGS = -1.8 V; ID = -210 mA - 0.42 0.6 Ω
VGS = -2.5 V; ID = -430 mA; Tj = 150˚C - 0.48 0.75 Ω
gfs Forward transconductance VDS = -9.6 V; ID = -430 mA 0.5 1.6 - S
IGSS Gate source leakage current VGS = ±8 V; VDS = 0 V - ±10 ±100 nA
IDSS Zero gate voltage drain VDS = -9.6 V; VGS = 0 V; - -50 -100 nA
current Tj = 150˚C - -11 -100 μA
Qg(tot) Total gate charge ID = -0.5 A; VDD = -10 V; VGS = -4.5 V - 3.8 - nC
Qgs Gate-source charge - 0.4 - nC
Qgd Gate-drain (Miller) charge - 1.0 - nC
td on Turn-on delay time VDD = -10 V; ID = -0.5 A; - 2 - ns Turn-on rise time VGS = -8 V; RG = 6 Ω - 4.5 - ns
td off Turn-off delay time Resistive load - 45 - ns Turn-off fall time - 20 - nsiss Input capacitance VGS = 0 V; VDS = -9.6 V; f = 1 MHz - 200 - pFoss Output capacitance - 95 - pF
Crss Feedback capacitance - 41 - pF
REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS

Tj = 25˚C unless otherwise specified
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT

IDR Continuous reverse drain Ta = 25 ˚C - - -0.75 A
current
IDRM Pulsed reverse drain current - - -3 A
VSD Diode forward voltage IF = -0.38 A; VGS = 0 V - -0.72 -1.3 V
trr Reverse recovery time IF = -0.5 A; -dIF/dt = 100 A/μs; - 75 - ns
Qrr Reverse recovery charge VGS = 0 V; VR = -9.6 V - 69 - nC
Philips Semiconductors Product specification
P-channel enhancement mode BSH205
MOS transistor

Fig.1. Normalised power dissipation.
PD% = 100⋅PD/PD 25 ˚C = f(Ta)
Fig.2. Normalised continuous drain current.
ID% = 100⋅ID/ID 25 ˚C = f(Ta); conditions: VGS ≤ -10 V
Fig.3. Safe operating area. Ta = 25 ˚C
Fig.4. Transient thermal impedance.
Zth j-a = f(t); parameter D = tp/T
Fig.5. Typical output characteristics, Tj = 25 ˚C.
ID = f(VDS); parameter VGS
Fig.6. Typical on-state resistance, Tj = 25 ˚C.
Normalised Power Dissipation, PD (%)
120 25 50 75 100 125 150
Ambient Temperature, Ta (C)
BSH105
1E-06 1E-05 1E-04 1E-03 1E-02 1E-01 1E+00 1E+01
Pulse width, tp (s)
Peak Pulsed Drain Current, IDM (A)
Normalised Drain Current, ID (%)
120 25 50 75 100 125 150
Ambient Temperature, Ta (C)
BSH205
Drain-Source Voltage, VDS (V)
Drain current, ID (A)
BSH205
Peak Pulsed Drain Current, IDM (A)
-1.4-1.2-1-0.8-0.6-0.4-0.20 Drain Current, ID (A)
Philips Semiconductors Product specification
P-channel enhancement mode BSH205
MOS transistor

Fig.7. Typical transfer characteristics.
ID = f(VGS)
Fig.8. Typical transconductance, Tj = 25 ˚C.
gfs = f(ID)
Fig.9. Normalised drain-source on-state resistance.
Fig.10. Gate threshold voltage.
VGS(TO) = f(Tj); conditions: ID = 1 mA; VDS = VGS
Fig.11. Sub-threshold drain current.
ID = f(VGS); conditions: Tj = 25 ˚C
Fig.12. Typical capacitances, Ciss, Coss, Crss.
BSH205
Gate-Source Voltage, VGS (V)
Drain Current, ID (A) Threshold Voltage, VGS(to), (V)
0.7 25 50 75 100 125 150
Junction Temperature, Tj (C)
BSH205
Drain Current, ID (A)
Transconductance, gfs (S)
BSH205
1E-07
1E-06
1E-05
1E-04
1E-03
1E-02
1E-01 -0.9 -0.8 -0.7 -0.6 -0.5 -0.4 -0.3 -0.2 -0.10
Gate-Source Voltage, VGS (V)
Drain Current, ID (A)
Normalised Drain-Source On Resistance
1.81.9 25 50 75 100 125 150
Junction Temperature, Tj (C)
BSH205
-0.1 -1.0 -10.0 -100.0
Drain-Source Voltage, VDS (V)
Capacitances, Ciss, Coss, Crss (pF)
Philips Semiconductors Product specification
P-channel enhancement mode BSH205
MOS transistor

Fig.13. Typical turn-on gate-charge characteristics.
VGS = f(QG)
Fig.14. Typical reverse diode current.
IF = f(VSDS); conditions: VGS = 0 V; parameter Tj
BSH205-6 23 45
Gate charge, (nC)
Gate-source voltage, VGS (V)
BSH205
4.5 0.2 0.4 0.6 0.8 1 1.2 1.4
Drain-Source Voltage, VSDS (V)
Source-Drain Diode Current, IF (A)
Philips Semiconductors Product specification
P-channel enhancement mode BSH205
MOS transistor
MECHANICAL DATA

Fig.15. SOT23 surface mounting package.
Notes

1. This product is supplied in anti-static packaging. The gate-source input must be protected against static
discharge during transport or handling.
2. Refer to SMD Footprint Design and Soldering Guidelines, Data Handbook SC18.
3. Epoxy meets UL94 V0 at 1/8".
Plastic surface mounted package; 3 leads SOT23
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED