IC Phoenix
 
Home ›  AA42 > ADV601LCJST,Ultralow Cost Video Codec
ADV601LCJST Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
ADV601LCJSTADIN/a155avaiUltralow Cost Video Codec


ADV601LCJST ,Ultralow Cost Video Codecapplications, so it isadvisable to evaluate image quality of known source material atdifferent comp ..
ADV611JST ,CLOSED CIRCUIT TV DIGITAL VIDEO CODECapplications, so it is advisableHost Interface (Compressed Data) Register Timing . . . . . . . 42to ..
ADV611JST ,CLOSED CIRCUIT TV DIGITAL VIDEO CODECGENERAL DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . 1COMPARING THE ADV6xx FAM ..
ADV611JSTZ ,Closed Circuit TV Digital Video CodecGENERAL DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . 1COMPARING THE ADV6xx FAM ..
ADV7120KN30 ,CMOS 80 MHz, Triple 8-Bit Video DACAPPLICATIONSREDR088REGISTERIORHigh Resolution Color Graphics DACR7CAE/CAD/CAM
ADV7120KN50 ,CMOS 80 MHz, Triple 8-Bit Video DACSpecifications T to T unless otherwise noted.)SYNC MIN MAXParameter All Versions Units Test Conditi ..
AM27C256-255DI , 256 Kilobit (32 K x 8-Bit) CMOS EPRO
AM27C256-45DC , 256 Kilobit (32 K x 8-Bit) CMOS EPRO
AM27C256-45DI , 256 Kilobit (32 K x 8-Bit) CMOS EPRO
AM27C256-55DI , 256 Kilobit (32 K x 8-Bit) CMOS EPRO
AM27C256-55JC , 256 Kilobit (32,768 x 8-Bit) CMOS EPROM
AM27C256-70DC , 256 Kilobit (32 K x 8-Bit) CMOS EPRO


ADV601LCJST
Ultralow Cost Video Codec
REV.0
Ultralow Cost
Video Codec
FUNCTIONAL BLOCK DIAGRAM
FEATURES
100% Bitstream Compatible with the ADV601
Precise Compressed Bit Rate Control
Field Independent Compression
8-Bit Video Interface Supports CCIR-656 and Multi-
plexed Philips Formats
General Purpose 16- or 32-Bit Host Interface with
512 Deep 32-Bit FIFO
PERFORMANCE
Real-Time Compression or Decompression of CCIR-601
to Video:
720 3 288 @ 50 Fields/Sec — PAL
720 3 243 @ 60 Fields/Sec — NTSC
Compression Ratios from Visually Loss-Less to 350:1
Visually Loss-Less Compression At 4:1 on Natural
Images (Typical)
APPLICATIONS
PC Video Editing
Remote CCTV Surveillance
Digital Camcorders
Digital Video Tape
Wireless Video Systems
TV Instant Replay
GENERAL DESCRIPTION

The ADV601LC is an ultralow cost, single chip, dedicated
function, all digital CMOS VLSI device capable of supporting
visually loss-less to 350:1 real-time compression and decom-
pression of CCIR-601 digital video at very high image quality
levels. The chip integrates glueless video and host interfaces
with on-chip SRAM to permit low part count, system level
implementations suitable for a broad range of applications. The
ADV601LC is 100% bitstream compatible with the ADV601.
The ADV601LC is a video encoder/decoder optimized for real-
time compression and decompression of interlaced digital video.
All features of the ADV601LC are designed to yield high perfor-
mance at a breakthrough systems-level cost. Additionally, the
unique sub-band coding architecture of the ADV601LC offers
you many application-specific advantages. A review of the Gen-
eral Theory of Operation and Applying the ADV601LC sections
will help you get the most use out of the ADV601LC in any
given application.
The ADV601LC accepts component digital video through the
Video Interface and outputs a compressed bit stream though the
Host Interface in Encode Mode. While in Decode Mode, the
ADV601LC accepts a compressed bit stream through the Host
Interface and outputs component digital video through the
Video Interface. The host accesses all of the ADV601LC’s con-
trol and status registers using the Host Interface. Figure 1 sum-
marizes the basic function of the part.
(continued on page 2)
HOST
256K 3 16-BIT DRAM
(FIELD STORE)
DIGITAL
COMPONENT
VIDEO I/O
ADV601LC
TABLE OF CONTENTS

This data sheet gives an overview of the ADV601LC functional-
ity and provides details on designing the part into a system. The
text of the data sheet is written for an audience with a general
knowledge of designing digital video systems. Where appropri-
ate, additional sources of reference material are noted through-
out the data sheet.
GENERAL DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . 1
INTERNAL ARCHITECTURE . . . . . . . . . . . . . . . . . . . . . 3
GENERAL THEORY OF OPERATION . . . . . . . . . . . . . . . 3
References . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
THE WAVELET KERNEL . . . . . . . . . . . . . . . . . . . . . . . . . 4
THE PROGRAMMABLE QUANTIZER . . . . . . . . . . . . . . . 7
THE RUN LENGTH CODER AND HUFFMAN CODER . . 8
Encoding vs. Decoding . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
PROGRAMMER’S MODEL . . . . . . . . . . . . . . . . . . . . . . . . 8
ADV601LC REGISTER DESCRIPTIONS . . . . . . . . . . . . 10
PIN FUNCTION DESCRIPTIONS . . . . . . . . . . . . . . . . . 16
Video Interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Host Interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
DRAM Manager . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Compressed Data-Stream Definition . . . . . . . . . . . . . . . . 22
APPLYING THE ADV601LC . . . . . . . . . . . . . . . . . . . . . . 28
Using the ADV601LC in Computer Applications . . . . . . 28
Using the ADV601LC in Stand-Alone Applications . . . . 29
Connecting the ADV601LC to Popular Video Decoders
and Encoders . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
GETTING THE MOST OUT OF ADV601LC . . . . . . . . . 30
ADV601LC SPECIFICATIONS . . . . . . . . . . . . . . . . . . . . 31
TEST CONDITIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
TIMING PARAMETERS . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Clock Signal Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
CCIR-656 Video Format Timing . . . . . . . . . . . . . . . . . . . 33
Multiplexed Philips Video Timing . . . . . . . . . . . . . . . . . . 35
Host Interface (Indirect Address, Indirect Register Data,
and Interrupt Mask/Status) Register Timing . . . . . . . . 38
Host Interface (Compressed Data) Register Timing . . . . 40
PINOUTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .42
PIN CONFIGURATION . . . . . . . . . . . . . . . . . . . . . . . . . .43
OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . .44
ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . .44
GENERAL DESCRIPTION (Continued from page 1)
ADV601LC
ULTRALOW
COST,
VIDEO CODEC
VIDEO INTERFACEHOST INTERFACE
DIGITAL VIDEO IN
(ENCODE)
DIGITAL VIDEO OUT
(DECODE)
COMPRESSED
VIDEO OUT
(ENCODE)
COMPRESSED VIDEO IN
(DECODE)
STATUS AND CONTROL

Figure 1.Functional Block Diagram
The ADV601LC adheres to international standard CCIR-601
for studio quality digital video. The codec also supports a range
of field sizes and rates providing high performance in computer,
PAL, NTSC, or still image environments. The ADV601LC is
designed only for real-time interlaced video, full frames of video
are formed and processed as two independent fields of data.
The ADV601LC supports the field rates and sizes in Table I.
Note that the maximum active field size is 768 by 288. The
maximum pixel rate is 14.75 MHz.
The ADV601LC has a generic 16-/32-bit host interface, which
includes a 512-position, 32-bit wide FIFO for compressed video.
With additional external hardware, the ADV601LC’s host inter-
face is suitable (when interfaced to other devices) for moving com-
pressed video over PCI, ISA, SCSI, SONET, 10 Base T, ARCnet,
HDSL, ADSL, and a broad range of digital interfaces. For a full
description of the Host Interface, see the Host Interface section.
The compressed data rate is determined by the input data rate
and the selected compression ratio. The ADV601LC can achieve a
near constant compressed bit rate by using the current field
statistics in the off-chip bin width calculator on the external
DSP or Host. The process of calculating bin widths on a DSP
or Host can be “adaptive,” optimizing the compressed bit rate
in real time. This feature provides a near constant bit rate out of
the host interface in spite of scene changes or other types of
source material changes that would otherwise create bit rate
burst conditions. For more information on the quantizer, see
the Programmable Quantizer section.
The ADV601LC typically yields visually loss-less compression
on natural images at a 4:1 compression ratio. Desired image
quality levels can vary widely in different applications, so it is
advisable to evaluate image quality of known source material at
different compression ratios to find the best compression range
for the application. The sub-band coding architecture of the
ADV601LC provides a number of options to stretch compres-
sion performance. These options are outlined on in the Apply-
ing the ADV601LC section.
Table I.ADV601LC Field Rates and Sizes

NOTES
INTERNAL ARCHITECTURE
The ADV601LC is composed of eight blocks. Three of these
blocks are interface blocks and five are processing blocks. The
interface blocks are the Digital Video I/O Port, the Host I/O
Port, and the external DRAM manager. The processing blocks
are the Wavelet Kernel, the On-Chip Transform Buffer, the
Programmable Quantizer, the Run Length Coder, and the
Huffman Coder.
Digital Video I/O Port

Provides a real-time uncompressed video interface to support a
broad range of component digital video formats, including “D1.”
Host I/O Port and FIFO

Carries control, status, and compressed video to and from the
host processor. A 512 position by 32-bit FIFO buffers the com-
pressed video stream between the host and the Huffman Coder.
DRAM Manager

Performs all tasks related to writing, reading, and refreshing the
external DRAM. The external host buffer DRAM is used for
reordering and buffering quantizer input and output values.
Wavelet Kernel (Filters, Decimator, and Interpolator)

Gathers statistics on a per field basis and includes a block of
filters, interpolators, and decimators. The kernel calculates
forward and backward bi-orthogonal, two-dimensional, sepa-
rable wavelet transforms on horizontal scanned video data. This
block uses the internal transform buffer when performing wave-
let transforms calculated on an entire image’s data and so
eliminates any need for extremely fast external memories in
an ADV601LC-based design.
On-Chip Transform Buffer

Provides an internal set of SRAM for use by the wavelet trans-
form kernel. Its function is to provide enough delay line storage
to support calculation of separable two dimensional wavelet
transforms for horizontally scanned images.
Programmable Quantizer

Quantizes wavelet coefficients. Quantize controls are calculated
by the external DSP or host processor during encode operations
and de-quantize controls are extracted from the compressed bit
stream during decode. Each quantizer Bin Width is computed
by the BW calculator software to maintain a constant com-
pressed bit rate or constant quality bit rate. A Bin Width is a per
block parameter the quantizer uses when determining the num-
ber of bits to allocate to each block (sub-band).
Run Length Coder

Performs run length coding on zero data and models nonzero
data, encoding or decoding for more efficient Huffman coding.
This data coding is optimized across the sub-bands and varies
depending on the block being coded.
Huffman Coder

Performs Huffman coder and decoder functions on quantized
run-length coded coefficient values. The Huffman coder/de-
coder uses three ROM-coded Huffman tables that provide ex-
cellent performance for wavelet transformed video.
GENERAL THEORY OF OPERATION

The ADV601LC processor’s compression algorithm is based on
the bi-orthogonal (7, 9) wavelet transform, and implements field
independent sub-band coding. Sub-band coders transform two-
dimensional spatial video data into spatial frequency filtered
sub-bands. The quantization and entropy encoding processes
provide the ADV601LC’s data compression.
The wavelet theory, on which the ADV601LC is based, is a new
mathematical apparatus first explicitly introduced by Morlet and
Grossman in their works on geophysics during the mid 80s.
This theory became very popular in theoretical physics and
applied math. The late 80s and 90s have seen a dramatic growth
in wavelet applications such as signal and image processing. For
more on wavelet theory by Morlet and Grossman, see Decompo-
sition of Hardy Functions into Square Integrable Wavelets of Con-
stant Shape (journal citation listed in References section).
ENCODE
PATH
DECODE
PATH

Figure 2.Encode and Decode Paths
References

For more information on the terms, techniques and underlying
principles referred to in this data sheet, you may find the follow-
ing reference texts useful. A reference text for general digital
video principles is:
Jack, K., Video Demystified: A Handbook for the Digital Engineer
(High Text Publications, 1993) ISBN 1-878707-09-4
Three reference texts for wavelet transform background infor-
mation are:
Vetterli, M., Kovacevic, J., Wavelets And Sub-band Coding
(Prentice Hall, 1995) ISBN 0-13-097080-8
Benedetto, J., Frazier, M., Wavelets: Mathematics And Applica-
tions (CRC Press, 1994) ISBN 0-8493-8271-8
Grossman, A., Morlet, J., Decomposition of Hardy Functions into
Square Integrable Wavelets of Constant Shape, Siam. J. Math.
Anal., Vol. 15, No. 4, pp 723-736, 1984
ADV601LC
THE WAVELET KERNEL

This block contains a set of filters and decimators that work on
the image in both horizontal and vertical directions. Figure 6
illustrates the filter tree structure. The filters apply carefully
chosen wavelet basis functions that better correlate to the broad-
band nature of images than the sinusoidal waves used in Dis-
crete Cosine Transform (DCT) compression schemes (JPEG,
MPEG, and H261).
An advantage of wavelet-based compression is that the entire
image can be filtered without being broken into sub-blocks as
required in DCT compression schemes. This full image filtering
eliminates the block artifacts seen in DCT compression and
offers more graceful image degradation at high compression
ratios. The availability of full image sub-band data also makes
image processing, scaling, and a number of other system fea-
tures possible with little or no computational overhead.
The resultant filtered image is made up of components of the
original image as is shown in Figure 3 (a modified Mallat Tree).
Note that Figure 3 shows how a component of video would be
filtered, but in multiple component video luminance and color
components are filtered separately. In Figure 4 and Figure 5 an
actual image and the Mallat Tree (luminance only) equivalent is
shown. It is important to note that while the image has been
filtered or transformed into the frequency domain, no compres-
sion has occurred. With the image in its filtered state, it is now
ready for processing in the second block, the quantizer.
Understanding the structure and function of the wavelet filters
and resultant product is the key to obtaining the highest perfor-
mance from the ADV601LC. Consider the following points:The data in all blocks (except N) for all components are high
pass filtered. Therefore, the mean pixel value in those blocks
is typically zero and a histogram of the pixel values in these
blocks will contain a single “hump” (Laplacian distribution).The data in most blocks is more likely to contain zeros or
strings of zeros than unfiltered image data.The human visual system is less sensitive to higher frequency
blocks than low ones.Attenuation of the selected blocks in luminance or color com-
ponents results in control over sharpness, brightness, contrast
and saturation.High quality filtered/decimated images can be extracted/created
without computational overhead.
Through leverage of these key points, the ADV601LC not
only compresses video, but offers a host of application features.
Please see the Applying the ADV601LC section for details on
getting the most out of the ADV601LC’s sub-band coding
architecture in different applications.
BLOCK A IS HIGH PASS IN X AND DECIMATED BY TWO.
BLOCK B IS HIGH PASS IN X, HIGH PASS IN Y, AND DECIMATED BY EIGHT.
BLOCK C IS HIGH PASS IN X, LOW PASS IN Y, AND DECIMATED BY EIGHT.
BLOCK D IS LOW PASS IN X, HIGH PASS IN Y, AND DECIMATED BY EIGHT.
BLOCK E IS HIGH PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 32.
BLOCK F IS HIGH PASS IN X, LOW PASS IN Y, AND DECIMATED BY 32.
BLOCK G IS LOW PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 32.
BLOCK H IS HIGH PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 128.
BLOCK I IS HIGH PASS IN X, LOW PASS IN Y, AND DECIMATED BY 128.
BLOCK J IS LOW PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 128.
BLOCK K IS HIGH PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 512.
BLOCK L IS HIGH PASS IN X, LOW PASS IN Y, AND DECIMATED BY 512.
BLOCK M IS LOW PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 512.
BLOCK N IS LOW PASS IN X, LOW PASS IN Y, AND DECIMATED BY 512.

Figure 3.Modified Mallat Diagram (Block Letters Correspond to Those in Filter Tree)
Figure 4.Unfiltered Original Image (Analog Devices Corporate Offices, Norwood, Massachusetts)
ADV601LC
STAGE 1INDICATES DECIMATE BY TWO IN X
INDICATES DECIMATE BY TWO IN Y
INDICATES
CORRESPONDING BLOCK
LETTER ON MALLAT
DIAGRAMY2AYBCDYYY
STAGE 2
STAGE 3
STAGE 4
STAGE 5

Figure 6.Wavelet Filter Tree Structure
THE PROGRAMMABLE QUANTIZER
This block quantizes the filtered image based on the response
profile of the human visual system. In general, the human eye
cannot resolve high frequencies in images to the same level of
accuracy as lower frequencies. Through intelligent “quantiza-
tion” of information contained within the filtered image, the
ADV601LC achieves compression without compromising the
visual quality of the image. Figure 7 shows the encode and de-
code data formats used by the quantizer.
Figure 8 shows how a typical quantization pattern applies over
Mallat block data. The high frequency blocks receive much
larger quantization (appear darker) than the low frequency
blocks (appear lighter). Looking at this figure, one sees some key
point concerning quantization: (1) quantization relates directly
to frequency in Mallat block data and (2) levels of quantization
range widely from high to low frequency block. (Note that the
fill is based on a log formula.) The relation between actual
ADV601LC bin width factors and the Mallat block fill pattern
in Figure 8 appears in Table II.
WAVELET
DATA
15.0 BIN
NUMBER
QUANTIZER - ENCODE MODE
QUANTIZER - DECODE MODE
WAVELET DATA9.7
WAVELET
DATA
15.0 BIN
NUMBER

Figure 7.Programmable Quantizer Data Flow
Y COMPONENT
Cb COMPONENT
Cr COMPONENT
QUANTIZATION OF MALLAT BLOCKS
ADV601LC
Table II.ADV601LC Typical Quantization of Mallat Data
Block Data1

NOTEThe Mallat block numbers, Bin Width factors, and Reciprocal Bin Width
factors in Table II correspond to the shading percent fill) of Mallat blocks in
Figure 8.
THE RUN LENGTH CODER AND HUFFMAN CODER

This block contains two types of entropy coders that achieve
mathematically loss-less compression: run length and Huffman.
The run-length coder looks for long strings of zeros and replaces
it with short hand symbols. Table III illustrates an example of
how compression is possible.
The Huffman coder is a digital compressor/decompressor that
can be used for compressing any type of digital data. Essentially,
an ideal Huffman coder creates a table of the most commonly
occurring code sequences (typically zero and small values near
zero) and then replaces those codes with some shorthand. The
ADV601LC employs three fixed Huffman tables; it does not
create tables.
The filters and the quantizer increase the number of zeros and
strings of zeros, which improves the performance of the entropy
coders. The higher the selected compression ratio, the more
zeros and small value sequences the quantizer needs to generate.
The transformed image in Figure 5 shows that the filter bank
concentrates zeros and small values in the higher frequency
blocks.
Encoding vs. Decoding

The decoding of compressed video follows the exact path as
encoding but in reverse order. There is no need to calculate Bin
Widths during decode because the Bin Width is stored in the
compressed image during encode.
PROGRAMMER’S MODEL

A host device configures the ADV601LC using the Host I/O
Port. The host reads from status registers and writes to control
registers through the Host I/O Port.
Table IV.Register Description Conventions
Register Name

Register Type (Indirect or Direct, Read or Write) and Address
Register Functional Description Text
Bit [#] orBit or Bit Field Name and Usage Description
Bit Range
[High:Low]Action or Indication When Bit Is Cleared (Equals 0)Action or Indication When Bit Is Set (Equals 1)
Table III.Uncompressed Versus Compressed Data Using Run-Length Coding

0000000000000000000000000000000000000000000000000000000000000000000(uncompressed)
57 Zeros (Compressed)
0x10x880x7 – 0x7FUNDEF
0x00x0980
0x20x000
0x30x3FF
0x40x000
0x50x3FF
0x6UNDEF
0x100UNDEF
0x101UNDEF
0x152UNDEF
0x153UNDEF
0x80 – 0xA9UNDEF
0xABUNDEF
0xACUNDEF
0xADUNDEF
0xAEUNDEF
0xAAUNDEF
0xB2UNDEF
0xB1UNDEF
0xB0UNDEF
0xAFUNDEF
0xB3 – 0xFFUNDEF
0x0
0x4
0x8
0xC
BYTE 3BYTE 2BYTE 1
UNDEF
UNDEF
0x00
UNDEF
REGISTER
ADDRESS
DIRECT (EXTERNALLY ACCESSIBLE) REGISTERS
INDIRECT (INTERNALLY INDEXED) REGISTERS
{ACCESS THESE REGISTERS THROUGH THE
INDIRECT REGISTER ADDRESS AND
INDIRECT REGISTER DATA REGISTERS}
*NOTE:
YOU MUST WRITE 0X0880 TO THE MODE
CONTROL REGISTER ON CHIP RESET TO
SELECT THE CORRECT PIXEL MODE
BYTE 0
RESET
VALUE

Figure 9.Map of ADV601LC Direct and Indirect Registers
ADV601LC
ADV601LC REGISTER DESCRIPTIONS
Indirect Address Register

Direct (Write) Register Byte Offset 0x00.
This register holds a 16-bit value (index) that selects the indirect register accessible to the host through the indirect data register. All
indirect write registers are 16 bits wide. The address in this register is auto-incremented on each subsequent access of the indirect
data register. This capability enhances I/O performance during modes of operation where the host is calculating Bin Width controls.
[15:0]Indirect Address Register, IAR[15:0]. Holds a 16-bit value (index) that selects the indirect register to read or write through
the indirect data register (undefined at reset)
[31:16]Reserved (undefined read/write zero)
Indirect Register Data

Direct (Read/Write) Register Byte Offset 0x04
This register holds a 16-bit value read or written from or to the indirect register indexed by the Indirect Address Register.
[15:0]Indirect Register Data, IRD[15:0]. A 16-bit value read or written to the indexed indirect register. Undefined at reset.
[31:16]Reserved (undefined read/write zero)
Compressed Data Register

Direct (Read/Write) Register Byte Offset 0x08
This register holds a 32-bit sequence from the compressed video bit stream. This register is buffered by a 512 position, 32-bit FIFO.
For Word (16-bit) accesses, access Word0 (Byte 0 and Byte 1) then Word1 (Byte 2 and Byte 3) for correct auto-increment. For a
description of the data sequence, see the Compressed Data Stream Definition section.
[31:0]Compressed Data Register, CDR[31:0]. 32-bit value containing compressed video stream data. At reset, contents undefined.
Interrupt Mask / Status Register

Direct (Read/Write) Register Byte Offset 0x0C
This 16-bit register contains interrupt mask and status bits that control the state of the ADV601LC’s HIRQ pin. With the seven
mask bits (IE_LCODE, IE_STATSR, IE_FIFOSTP, IE_FIFOSRQ, IE_FIFOERR, IE_CCIRER, IE_MERR); select the conditions
that are ORed together to determine the output of the HIRQ pin.
Six of the status bits (LCODE, STATSR, FIFOSTP, MERR, FIFOERR, CCIRER) indicate active interrupt conditions and are
sticky bits that stay set until read. Because sticky status bits are cleared when read, and these bits are set on the positive edge of the
condition coming true, they cannot be read or tested for stable level true conditions multiple times.
The FIFOSRQ bit is not sticky. This bit can be polled to monitor for a FIFOSRQ true condition. Note: Enable this monitoring by
using the FIFOSRQ bit and correctly programming DSL and ESL fields within the FIFO control registers.
[0]CCIR-656 Error in CCIR-656 data stream, CCIRER. This read only status bit indicates the following:No CCIR-656 Error condition, reset valueUnrecoverable error in CCIR-656 data stream (missing sync codes)
[1]Statistics Ready, STATSR. This read only status bit indicates the following:No Statistics Ready condition, reset value (STATS_R pin LO)Statistics Ready for BW calculator (STATS_R pin HI)
[2]Last Code Read, LCODE. This read only status bit indicates the last compressed data word for field will be
retrieved from the FIFO on the next read from the host bus.No Last Code condition, reset value (LCODE pin LO)Next read retrieves last word for field in FIFO (LCODE pin HI)
[3]FIFO Service Request, FIFOSRQ. This read only status bit indicates the following:No FIFO Service Request condition, reset value (FIFO_SRQ pin LO)FIFO is nearly full (encode) or nearly empty (decode) (FIFO_SRQ pin HI)
[4]FIFO Error, FIFOERR. This condition indicates that the host has been unable to keep up with the ADV601LC’s compressed
data supply or demand requirements. If this condition occurs during encode, the data stream will not be corrupted until
MERR indicates that the DRAM is also overflowed. If this condition occurs during decode, the video output will be
corrupted. If the system overflows the FIFO (disregarding a FIFOSTP condition) with too many writes in decode mode,
FIFOERR is asserted. This read only status bit indicates the following:No FIFO Error condition, reset value (FIFO_ERR pin LO)FIFO overflow (encode) or underflow (decode) (FIFO_ERR pin HI)
[5]FIFO Stop, FIFOSTP. This condition indicates that the FIFO is full in decode mode and empty in encode mode.
In decode mode only, FIFOSTP status actually behaves more conservatively than this. In decode mode, even when
FIFOSTP is indicated, there are still 32 empty Dwords available in the FIFO and 32 more Dword writes can safely
be performed. This status bit indicates the following:No FIFO Stop condition, reset value (FIFO_STP pin LO)FIFO empty (encode) or full (decode) (FIFO_STP pin HI)
[6]Memory Error, MERR. This condition indicates that an error has occurred at the DRAM memory interface. This condition can
be caused by a defective DRAM, the inability of the Host to keep up with the ADV601LC compressed data stream, or bit errors
in the data stream. Note that the ADV601LC recovers from this condition without host intervention.No memory error condition, reset valueMemory error
[7]Reserved (always read/write zero)
[8]Interrupt Enable on CCIRER, IE_CCIRER. This mask bit selects the following:Disable CCIR-656 data error interrupt, reset valueEnable interrupt on error in CCIR-656 data
[9]Interrupt Enable on STATR, IE_STATR. This mask bit selects the following:Disable Statistics Ready interrupt, reset valueEnable interrupt on Statistics Ready
[10]Interrupt Enable on LCODE, IE_LCODE. This mask bit selects the following:Disable Last Code Read interrupt, reset valueEnable interrupt on Last Code Read from FIFO
[11]Interrupt Enable on FIFOSRQ, IE_FIFOSRQ. This mask bit selects the following:Disable FIFO Service Request interrupt, reset valueEnable interrupt on FIFO Service Request
[12]Interrupt Enable on FIFOERR, IE_FIFOERR. This mask bit selects the following:Disable FIFO Stop interrupt, reset valueEnable interrupt on FIFO Stop
[13]Interrupt Enable on FIFOSTP, IE_FIFOSTP. This mask bit selects the following:Disable FIFO Error interrupt, reset valueEnable interrupt on FIFO Error
[14]Interrupt Enable on MERR, IE_MERR. This mask bit selects the following:Disable memory error interrupt, reset valueEnable interrupt on memory error
[15]Reserved (always read/write zero)
Mode Control Register

Indirect (Write Only) Register Index 0x00
This register holds configuration data for the ADV601LC’s video interface format and controls several other video interface features.
For more information on formats and modes, see the Video Interface section. Bits in this register have the following functions:
[3:0]Video Interface Format, VIF[3:0]. These bits select the interface format. Valid settings include the following (all
other values are reserved):
0x0CCIR-656, reset value
0x2MLTPX (Philips)
ADV601LC
[5]Video Interface Master/Slave Mode Select, M/S. This bit selects the following:Slave mode video interface (External control of video timing, HSYNC-VSYNC-FIELD are inputs), reset valueMaster mode video interface (ADV601LC controls video timing, HSYNC-VSYNC are outputs)
[6]Video Interface 525/625 (NTSC/PAL) Mode Select, P/N. This bit selects the following:525 mode video interface, reset value625 mode video interface
[7]Video Interface Encode/Decode Mode Select, E/D. This bit selects the following:Decode mode video interface (compressed-to-raw)Encode mode video interface (raw-to-compressed), reset value
[8]Reserved (always write zero)
[9]Video Interface Bipolar/Unipolar Color Component Select, BUC. This bit selects the following:Bipolar color component mode video interface, reset valueUnipolar color component mode video interface
[10]Reserved (always write zero)
[11]Video Interface Software Reset, SWR. This bit has the following effects on ADV601LC operations:Normal operationSoftware Reset. This bit is set on hardware reset and must be cleared before the ADV601LC can begin processing. (reset value)
When this bit is set during encode, the ADV601LC completes processing the current field then suspends operation until the
SWR bit is cleared. When this bit is set during decode, the ADV601LC suspends operation immediately and does not resume
operation until the SWR bit is cleared. Note that this bit must be set whenever any other bit in the Mode register is changed.
[12]HSYNC pin Polarity, PHSYNC. This bit has the following effects on ADV601LC operations:HSYNC is HI during blanking, reset valueHSYNC is LO during blanking (HI during active)
[13]HIRQ pin Polarity, PHIRQ. This bit has the following effects on ADV601LC operations:HIRQ is active LO, reset valueHIRQ is active HI
[15:14]Reserved (always write zero)
FIFO Control Register

Indirect (Read/Write) Register Index 0x01
This register holds the service-request settings for the ADV601LC’s host interface FIFO, causing interrupts for the “nearly full” and
“nearly empty” levels. Because each register is four bits in size, and the FIFO is 512 positions, the 4-bit value must be multiplied by
32 (decimal) to determine the exact value for encode service level (nearly full) and decode service level (nearly empty). The ADV601LC
uses these setting to determine when to generate a FIFO Service Request related host interrupt (FIFOSRQ bit and FIFO_SRQ pin).
[3:0]Encode Service Level, ESL[3:0]. The value in this field determines when the FIFO is considered nearly full on encode; a condi-
tion that generates a FIFO service request condition in encode mode. Since this register is four bits (16 states), and the FIFO is
512 positions, the step size for each bit in this register is 32 positions. The following table summarizes sample states of the
register and their meaning.
ESLInterrupt When...
0000Disables service requests (FIFO_SRQ never goes HI during encode)
0001FIFO has only 32 positions filled (FIFO_SRQ when >= 32 positions are filled)
1000FIFO is 1/2 full, reset value
1111FIFO has only 32 positions empty (480 positions filled)
[7:4]Decode Service Level, DSL[7:4]. The value in this field determines when the FIFO is considered nearly empty in decode; a
condition that generates a FIFO service request in decode mode. Because this register is four bits (16 states), and the FIFO
is 512 positions, the step size for each bit in this register is 32 positions. The following table summarizes sample states of the
register and their meaning.
DSLInterrupt When...
0000Disables service requests (FIFO_SRQ never goes HI)
0001FIFO has only 32 positions filled (480 positions empty)
1000FIFO is 1/2 empty, reset value
1111FIFO has only 32 positions empty (FIFO_SRQ when >= 32 positions are empty)
[15:8]Reserved (always write zero)
HSTART Register
Indirect (Write Only) Register Index 0x02
This register holds the setting for the horizontal start of the ADV601LC’s active video area. The value in this register is usually set to
zero, but in cases where you wish to crop incoming video it is possible to do so by changing HST.
[9:0]Horizontal Start, HST[9:0]. 10-bit value defining the start of the active video region. (0 at reset)
[15:10]Reserved (always write zero)
HEND Register

Indirect (Write Only) Register Index 0x03
This register holds the setting for the horizontal end of the ADV601LC’s active video area. If the value is larger than the max size of
the selected video mode, the ADV601LC uses the max size of the selected mode for HEND.
[9:0]Horizontal End, HEN[9:0].10-bit value defining the end of the active video region. (0x3FF at reset this value is larger than
the max size of the largest video mode)
[15:10]Reserved (always write zero)
VSTART Register

Indirect (Write Only) Register Index 0x04
This register holds the setting for the vertical start of the ADV601LC’s active video area. The value in this register is usually set to
zero unless you want to crop the active video.
To vertically crop video while encoding, program the VSTART and VEND registers with actual video line numbers, which differ for
each field. The VSTART and VEND contents must be updated on each field. Perform this updating as part of the field-by-field BW regis-
ter update process. To perform this dynamic update correctly, the update software must keep track of which field is being processed next.
[9:0]Vertical Start, VST[9:0]. 10-bit value defining the starting line of the active video region, with line numbers from 1-to-625
in PAL and 1-to-525 in NTSC. (0 at reset)
[15:10]Reserved (always write zero)
VEND Register

Indirect (Write Only) Register Index 0x05
This register holds the setting for the vertical end of the ADV601LC’s active video area. If the value is larger than the max size of the
selected video mode, the ADV601LC uses the max size of the selected mode for VEND.
To vertically crop video while encoding, program the VSTART and VEND registers with actual video line numbers, which differ for each
field. The VSTART and VEND contents must be updated on each field. Perform this updating as part of the field-by-field BW register
update process. To perform this dynamic update correctly, the update software must keep track of which field is being processed next.
VIDEO AREA REGISTERS

The area defined by the HSTART, HEND, VSTART and VEND registers is the active area that the wavelet kernel processes. Video
data outside the active video area is set to minimum luminance and zero chrominance (black) by the ADV601LC. These registers
allow cropping of the input video during compression (encode only), but do not change the image size. Figure 10 shows how the
video area registers work together.
Some comments on how these registers work are as follows:The vertical numbers include the blanking areas of the video.
Specifically, a VSTART value of 21 will include the first line
of active video, and the first pixel in a line corresponds to a
value HSTART of 0 (for NTSC regular).
Note that the vertical coordinates start with 1, whereas the
horizontal coordinates start with 0.The default cropping mode is set for the entire frame. Specifi-
cally, Field 2 starts at a VSTART value of 283 (for NTSC
regular).
Figure 10.Video Area and Video Area Registers
ADV601LC
Sum of Squares [0–41] Registers

Indirect (Read Only) Register Index 0x080 through 0x0A9
The Sum of Squares [0–41] registers hold values that correspond to the summation of values (squared) in corresponding Mallat
blocks [0–41]. These registers let the Host or DSP read sum of squares statistics from the ADV601LC; using these values (with the
Sum of Value, MIN Value, and MAX Value) the host or DSP can then calculate the BW and RBW values. The ADV601LC indi-
cates that the sum of squares statistics have been updated by setting (1) the STATR bit and asserting the STAT_R pin. Read the
statistics at any time. The Host reads these values through the Host Interface.
[15:0]Sum of Squares, STS[15:0]. 16-bit values [0-41] for corresponding Mallat blocks [0-41] (undefined at reset). Sum of Square
values are 16-bit codes that represent the Most Significant Bits of values ranging from 40 bits for small blocks to 48 bits for
large blocks. The 16-bit codes have the following precision:
BlocksPrecisionSum of Squares Precision Description

0–248.–3248.-bits wide, left shift code by 32-bits, and zero fill
3–1146.–3046.-bits wide, left shift code by 30-bits, and zero fill
12–2044.–2844.-bits wide, left shift code by 28-bits, and zero fill
21–2942.–2642.-bits wide, left shift code by 26-bits, and zero fill
30–4140.–2440.-bits wide, left shift code by 24-bits, and zero fill
If the Sum of Squares code were 0x0025 for block 10, the actual value would be 0x000940000000; if using that same
code, 0x0025, for block 30, the actual value would be 0x0025000000.
[31:0]Reserved (always read zero)
Sum of Luma Value Register

Indirect (Read Only) Register Index 0x0AA
The Sum of Luma Value register lets the host or DSP read the sum of pixel values for the Luma component in block 39. The Host
reads these values through the Host Interface.
[15:0]Sum of Luma, SL[15:0]. 16-bit component pixel values (undefined at reset)
[31:0]Reserved (always read zero)
Sum of Cb Value Register

Indirect (Read Only) Register Index 0x0AB
The Sum of Cb Value register lets the host or DSP read the sum of pixel values for the Cb component in block 40. The Host reads
these values through the Host Interface.
[15:0]Sum of Cb, SCB[15:0]. 16-bit component pixel values (undefined at reset)
[31:0]Reserved (always read zero)
Sum of Cr Value Register

Indirect (Read Only) Register Index 0x0AC
The Sum of Cr Value register lets the host or DSP read the sum of pixel values for the Cr component in block 41. The Host reads
these values through the Host Interface.
[15:0]Sum of Cr, SCR[15:0]. 16-bit component pixel values (undefined at reset)
[31:0]Reserved (always read zero)
MIN Luma Value Register

Indirect (Read Only) Register Index 0x0AD
The MIN Luma Value register lets the host or DSP read the minimum pixel value for the Luma component in the unprocessed data.
The Host reads these values through the Host Interface.
[15:0]Minimum Luma, MNL[15:0]. 16-bit component pixel value (undefined at reset)
[31:0]Reserved (always read zero)
MAX Luma Value Register

Indirect (Read Only) Register Index 0x0AE
The MAX Luma Value register lets the host or DSP read the maximum pixel value for the Luma component in the unprocessed
data. The Host reads these values through the Host Interface.
[15:0]Maximum Luma, MXL[15:0]. 16-bit component pixel value (undefined at reset)
MIN Cb Value Register
Indirect (Read Only) Register Index 0x0AF
The MIN Cb Value register lets the host or DSP read the minimum pixel value for the Cb component in the unprocessed data.
The Host reads these values through the Host Interface.
[15:0]Minimum Cb, MNCB[15:0], 16-bit component pixel value (undefined at reset)
[31:0]Reserved (always read zero)
MAX Cb Value Register

Indirect (Read Only) Register Index 0x0B0
The MAX Cb Value register lets the host or DSP read the maximum pixel value for the Cb component in the unprocessed data.
The Host reads these values through the Host Interface.
[15:0]Maximum Cb, MXCB[15:0].16-bit component pixel value (undefined at reset)
[31:0]Reserved (always read zero)
MIN Cr Value Register

Indirect (Read Only) Register Index 0x0B1
The MIN Cr Value register lets the host or DSP read the minimum pixel value for the Cr component in the unprocessed data.
The Host reads these values through the Host Interface.
[15:0]Minimum Cr, MNCR[15:0]. 16-bit component pixel value (undefined at reset)
[31:0]Reserved (always read zero)
MAX Cr Value Register

Indirect (Read Only) Register Index 0x0B2
The MAX Cr Value register lets the host or DSP read the maximum pixel value for the Cr component in the unprocessed data.
The Host reads these values through the Host Interface.
[15:0]Maximum Cr, MXCR[15:0]. 16-bit component pixel value (undefined at reset)
[31:0]Reserved (always read zero)
Bin Width and Reciprocal Bin Width Registers

Indirect (Read/Write) Register Index 0x0100-0x0153
The RBW and BW values are calculated by the host or DSP from data in the Sum of Squares [0-41], Sum of Value, MIN Value, and
MAX Value registers; then are written to RBW and BW registers during encode mode to control the quantizer. The Host writes
these values through the Host Interface.
These registers contain a 16-bit interleaved table of alternating RBW/BW (RBW-even addresses and BW-odd addresses) values
as indexed on writes by address register. Bin Widths are 8.8, unsigned, 16-bit, fixed-point values. Reciprocal Bin Widths are
6.10, unsigned, 16-bit, fixed-point values. Operation of this register is controlled by the host driver or the DSP (84 total entries)
(undefined at reset).
[15:0]Bin Width Values, BW[15:0]
[15:0]Reciprocal Bin Width Values, RBW[15:0]
ADV601LC
PIN FUNCTION DESCRIPTIONS
Clock Pins
Video Interface Pins
DRAM Interface Pins
DADR[8:0]
RAS
CAS
Host Interface Pins

ADV601LC
Host Interface Pins (Continued)

FIFO_SRQ
STATS_R
LCODE
Power Supply Pins
Video Interface
The ADV601LC video interface supports two types of compo-
nent digital video (D1) interfaces in both compression (input)
and decompression (output) modes. These digital video inter-
faces include support for the Multiplexed Philips 4:2:2 and
CCIR-656/SMPTE125M—international standard.
Video interface master and slave modes allow for the generation
or receiving of synchronization and blanking signals. Definitions
for the different formats can be found later in this section. For
recommended connections to popular video decoders and
encoders, see the Connecting The ADV601LC To Popular Video
Decoders and Encoders section. A complete list of supported
video interfaces and sampling rates is included in Table V.
Table V.Component Digital Video Interfaces

Internally, the video interface translates all video formats to one
consistent format to be passed to the wavelet kernel. This con-
sistent internal video standard is 4:2:2 at 16 bits accuracy.
VITC and Closed Captioning Support

The video interface also supports the direct loss-less extraction
of 90-bit VITC codes during encode and the insertion of VITC
codes during decode. Closed Captioning data (found on active
Video Line 21) is handled just as normal active video on an
active scan line. As a result, no special dedicated support is
necessary for Closed Captioning. The data rates for Closed
Captioning data are low enough to ensure robust operation of
this mechanism at compression ratios of 50:1 and higher. Note
that you must include Video Line 21 in the ADV601LC’s de-
fined active video area for Closed Caption support.
27 MHz Nominal Sampling

There is one clock input (VCLK) to support all internal process-
ing elements. This is a 50% duty cycle signal and must be syn-
chronous to the video data. Internally this clock is doubled using
a phase locked loop to provide for a 54 MHz internal processing
clock. The clock interface is a two pin interface that allows a
crystal oscillator to be tied across the pins or a clock oscillator to
drive one pin. The nominal clock rate for the video interface is
27 MHz. Note that the ADV601LC also supports a pixel rate of
13.5 MHz.
Video Interface and Modes

In all, there are seven programmable features that configure the
video interface. These are:Encode-Decode Control
In addition to determining what functions the internal pro-
cessing elements must perform, this control determines the
direction of the video interface. In decode mode, the video
interface outputs data. In encode mode, the interface receives
data. The state of the control is reflected on the ENC pin.
This pin can be used as an enable input by external line driv-
receives the VSYNC, HSYNC, and FIELD signals. In master
mode, the ADV601LC generates these signals for external
hardware synchronization. In slave mode, the ADV601LC
receives these signals. Note that some video formats require
the ADV601LC to operate in slave mode only. This control is
maintained by the host processor.525-625 (NTSC-PAL) Control
This control determines whether the ADV601LC is operating
on 525/NTSC video or 625/PAL video. This information is
used when the ADV601LC is in master and decode modes so
that the ADV601LC knows where and when to generate the
HSYNC, VSYNC, and FIELD Pulses as well as when to
insert the SAV and EAV time codes (for CCIR-656 only) in
the data stream. This control is maintained by the host pro-
cessor. Table VI shows how the 525-625 Control in the Mode
Control register works.
Table VI.Square Pixel Control, 525-625 Control, and
Video Formats
Bipolar/Unipolar Color Component
This mode determines whether offsets are used on color com-
ponents. In Philips mode, this control is usually set to Bipo-
lar, since the color components are normal twos-compliment
signed values. In CCIR-656 mode, this control is set to Uni-
polar, since the color components are offset by 128. Note that
it is likely the ADV601LC will function if this control is in the
wrong state, but compression performance will be degraded.
It is important to set this bit correctly.Active Area Control
Four registers HSTART (horizontal start), HEND (horizon-
tal end), VSTART (vertical start) and VEND (vertical end)
determine the active video area. The maximum active video
area is 720 by 288 pixels for a single field.Video Format
This control determines the video format that is supported. In
general, the goal of the various video formats is to support
glueless interfaces to the wide variety of video formats periph-
eral components expect. This control is maintained by the
host processor. Table VII shows a synopsis of the supported
video formats. Definitions of each format can be found later
in this section. For Video Interface pins descriptions, see the
Pin Function Descriptions.
ADV601LC
Table VII.Component Digital Video Formats
Clocks and Strobes

All video data is synchronous to the video clock (VCLK).
The rising edge of VCLK is used to clock all data into the
ADV601LC.
Synchronization and Blanking Pins

Three signals, which can be configured as inputs or outputs, are
used for video frame and field horizontal synchronization and
blanking. These signals are VSYNC, HSYNC, and FIELD.
VDATA Pins Functions With Differing Video Interface Formats

The functionality of the Video Interface pins depends on the
current video format. Table VIII defines how Video data pins
are used for the various formats.
Table VIII.VDATA[7:0] Pin Functions Under CCIR-656
and Multiplex Philips
Video Formats—CCIR-656

The ADV601LC supports a glueless video interface to CCIR-656
devices when the Video Format is programmed to CCIR-656
mode. CCIR-656 requires that 4:2:2 data (8 bits per compo-
nent) be multiplexed and transmitted over a single 8-bit physical
interface. A 27 MHz clock is transmitted along with the data.
This clock is synchronous with the data. The color space of
CCIR-656 is YCrCb.
When in master mode, the CCIR-656 mode does not require
any external synchronization or blanking signals to accompany
digital video. Instead, CCIR-656 includes special time codes in
the stream syntax that define horizontal blanking periods, verti-
cal blanking periods, and field synchronization (horizontal and
vertical synchronization information can be derived). These
time codes are called End-of-Active-Video (EAV) and Start-of-
Active-Video (SAV). Each line of video has one EAV and one
SAV time code. EAV and SAV have three bits of embedded
information to define HSYNC, VSYNC and Field information
as well as error detection and correction bits.
VCLK is driven with a 27 MHz, 50% duty cycle clock which is
synchronous with the video data. Video data is clocked on the
rising edge of the VCLK signal. When decoding, the VCLK
signal is typically transmitted along with video data in the
CCIR-656 physical interface.
Electrically, CCIR-656 specifies differential ECL levels to be
used for all interfaces. The ADV601LC, however, only supports
unipolar, TTL logic thresholds. Systems designs that interface
to strictly conforming CCIR-656 devices (especially when inter-
facing over long cable distances) must include ECL level shifters
and line drivers.
The functionality of HSYNC, VSYNC and FIELD Pins is
dependent on three programmable modes of the ADV601LC:
Master-Slave Control, Encode-Decode Control and 525-625
Control. Table IX summarizes the functionality of these pins in
various modes.
Table IX.CCIR-656 Master and Slave Modes HSYNC, VSYNC, and FIELD Functionality
Video Formats — Multiplexed Philips Video
The ADV601LC supports a hybrid mode of operation that is a
cross between standard dual lane Philips and single lane CCIR-
656. In this mode, video data is multiplexed in the same fashion in
CCIR-656, but the values 0 and 255 are not reserved as signaling
values. Instead, external HSYNC and VSYNC pins are used for
signaling and video synchronization. VCLK may range up to
29.5 MHz.
VCLK is driven with up to a 29.5 MHz 50% duty cycle clock
synchronous with the video data. Video data is clocked on the
rising edge of the VCLK signal. The functionality of HSYNC,
VSYNC, and FIELD pins is dependent on three programmable
modes of the ADV601LC: Master-Slave Control, Encode-
Decode Control, and 525-625 Control. Table X summarizes the
functionality of these pins in various modes.
Table X.Philips Multiplexed Video Master and Slave Modes HSYNC, VSYNC, and FIELD Functionality
Video Formats—References

For more information on video interface standards, see the
following reference texts.For the definition of CCIR-601:
1992 – CCIR Recommendations RBT series Broadcasting Service
(Television) Rec. 601-3 Encoding Parameters of digital television
for studios, page 35, September 15, 1992.For the definition of CCIR-656:
1992 – CCIR Recommendations RBT series Broadcasting Service
(Television) Rec. 656-1 Interfaces for digital component video
signals in 525 and 626 line television systems operating at the
4:2:2 level of Rec. 601, page 46, September 15, 1992.
Host Interface

The ADV601LC host interface is a high performance interface
that passes all command and real-time compressed video data
between the host and codec. A 512 position by 32-bit wide,
bidirectional FIFO buffer passes compressed video data to and
from the host. The host interface is capable of burst transfer
rates of up to 132 million bytes per second (4 · 33 MHz). For
host interface pins descriptions, see the Pin Function Descriptions
section. For host interface timing information, see the Host Interface
Timing section.
DRAM Manager

The DRAM Manager provides a sorting and reordering func-
tion on the sub-band coded data between the Wavelet Kernel
and the Programmable Quantizer. The DRAM manager pro-
vides a pipeline delay stage to the ADV601LC. This pipeline
lets the ADV601LC extract current field image statistics (min/
max pixel values, sum of pixel values, and sum of squares) used
in the calculation of Bin Widths and re-order wavelet transform
data. The use of current field statistics in the Bin Width calcu-
lation results in precise control over the compressed bit rate.
The DRAM manager manages the entire operation and refresh of
the DRAM.
The interface between the ADV601LC DRAM manager and
DRAM is designed to be transparent to the user. The ADV601LC
DRAM pins should be connected to the DRAM as called out in
the Pin Function Descriptions section. The ADV601LC re-
quires one 256K word by 16-bit, 60 ns DRAM. The following
is a selected list of manufacturers and part numbers. All parts
can be used with the ADV601LC at all VCLK rates except
where noted. Any DRAM used with the ADV601LC must
meet the minimum specifications outlined for the Hyper Mode
DRAMs listed in Table XI. For DRAM Interface pins descrip-
tions, see the Pin Function Descriptions.
Table XI.ADV601LC Compatible DRAMs
ADV601LC
Figure 11.Hierarchical Structure of Wavelet Compressed Frame Data (Data Block Order)
Compressed Data-Stream Definition

Through its Host Interface the ADV601LC outputs (during
encode) and receives (during decode) compressed digital video
data. This stream of data passing between the ADV601LC and
the host is hierarchically structured and broken up into blocks of
data as shown in Figure 11. Table IV shows pseudo code for a
video data transfer that matches the transfer order shown in
Figure 11 and uses the code names shown in Table XIV. The
blocks of data listed in Figure 11 correspond to wavelet com-
pressed sections of each field illustrated in Figure 12 as a modified
Mallat diagram.
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED