IC Phoenix
 
Home ›  7721 > 74LV174D-74LV174PW,Hex D-type flip-flop with reset; positive-edge trigger
74LV174D-74LV174PW Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
74LV174DPHILIPSN/a510avaiHex D-type flip-flop with reset; positive-edge trigger
74LV174DPHIN/a4150avaiHex D-type flip-flop with reset; positive-edge trigger
74LV174PWPHIN/a2500avaiHex D-type flip-flop with reset; positive-edge trigger


74LV174D ,Hex D-type flip-flop with reset; positive-edge triggerapplications requiring true outputs only andclock and master reset inputs that are common to all st ..
74LV174D ,Hex D-type flip-flop with reset; positive-edge triggerINTEGRATED CIRCUITS74LV174Hex D-type flip-flop with reset; positive-edge triggerProduct specificati ..
74LV174PW ,Hex D-type flip-flop with reset; positive-edge triggerapplications: 1.0 to 3.6VThe 74LV174 has six edge–triggered D–type flip–flops with• Accepts TTL inp ..
74LV20D ,Dual 4-input NAND gate
74LV20D ,Dual 4-input NAND gate
74LV240 ,Octal buffer/line driver; inverting 3-State
7MBR15SA120 ,IGBT(1200V/15A/PIM)Applications· Inverter for motor drive· AC and DC servo drive amplifier· Uninterruptible power supp ..
7MBR50NF060 ,600V/50A/PIMApplications " - ' EWJE 4 .Vrt-- , Inverter for Motor Drive (TUrAF84-3M) ©AC,DCe-*7r 77 AC and DC ..
7MBR50SB120 ,IGBT(1200V/50A/PIM)Applications· Inverter for motor drive· AC and DC servo drive amplifier· Uninterruptible power supp ..
7MBR75GE060 ,IGBT(600V/75A/PIM)Applications· Inverter for Motor Drive· AC and DC Servo Drive Amplifier· Uninterruptible Power Supp ..
7MBR75SB060 ,IGBT(600V/75A/PIM)Applications· Inverter for motor drive· AC and DC servo drive amplifier· Uninterruptible power supp ..
7WBD3125USG , 2-Bit Translating Bus Switch


74LV174D-74LV174PW
Hex D-type flip-flop with reset; positive-edge trigger
Product specification
Supersedes data of 1997 Apr 07
IC24 Data Handbook
1998 May 20
Philips Semiconductors Product specification
74LV174Hex D-type flip-flop with reset; positive edge-trigger
FEATURES
Wide operating voltage: 1.0 to 5.5V Optimized for Low Voltage applications: 1.0 to 3.6V Accepts TTL input levels between VCC = 2.7V and VCC = 3.6V Typical VOLP (output ground bounce)  0.8V @ VCC = 3.3V,
Tamb = 25°C Typical VOHV (output VOH undershoot)  2V @ VCC = 3.3V,
Tamb = 25°C Output capability: standard ICC category: MSI
DESCRIPTION

The 74LV174 is a low–voltage Si–gate CMOS device and is pin and
function compatible with the 74HC/HCT174.
The 74LV174 has six edge–triggered D–type flip–flops with
individual D inputs and Q outputs. The common clock (CP) and
master reset (MR) inputs load and reset (clear) all flip–flops
simultaneously.
The register is fully edge–triggered. The state of each D input, one
set–up time prior to the LOW–to–HIGH clock transition, is
transferred to the corresponding output of the flip–flop.
A LOW level on the MR input forces all outputs LOW, independently
of clock or data inputs.
The device is useful for applications requiring true outputs only and
clock and master reset inputs that are common to all storage
elements.
QUICK REFERENCE DATA

GND = 0V; Tamb = 25°C; tr = tf 2.5 ns
NOTES:
CPD is used to determine the dynamic power dissipation (PD in μW)
PD = CPD  VCC2 x fi  (CL  VCC2  fo) where:
fi = input frequency in MHz; CL = output load capacitance in pF;
fo = output frequency in MHz; VCC = supply voltage in V;
 (CL  VCC2  fo) = sum of the outputs. The condition is VI = GND to VCC
ORDERING INFORMATION
Philips Semiconductors Product specification
74LV174Hex D-type flip-flop with reset; positive edge-trigger
PIN CONFIGURATION
PIN DESCRIPTION
LOGIC SYMBOL
LOGIC SYMBOL (IEEE/IEC)
Philips Semiconductors Product specification
74LV174Hex D-type flip-flop with reset; positive edge-trigger
FUNCTIONAL DIAGRAM
FUNCTION TABLE
= HIGH voltage level = HIGH voltage level one set-up time prior to the
LOW-to-HIGH CP transition = LOW voltage level = LOW voltage level one set-up time prior to the
LOW-to-HIGH CP transition = Lower case letter indicates the state of referenced input
one set-up time prior to the LOW-to-HIGH CP transition = LOW–to–HIGH clock transition
RECOMMENDED OPERATING CONDITIONS
NOTES:
The LV is guaranteed to function down to VCC = 1.0V (input levels GND or VCC); DC characteristics are guaranteed from VCC = 1.2V to VCC = 5.5V.
Philips Semiconductors Product specification
74LV174Hex D-type flip-flop with reset; positive edge-trigger
ABSOLUTE MAXIMUM RATINGS1, 2

In accordance with the Absolute Maximum Rating System (IEC 134)
Voltages are referenced to GND (ground = 0V)
NOTES:
Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
DC CHARACTERISTICS FOR THE LV FAMILY

Over recommended operating conditions voltages are referenced to GND (ground = 0V)
Philips Semiconductors Product specification
74LV174Hex D-type flip-flop with reset; positive edge-trigger
DC CHARACTERISTICS FOR THE LV FAMILY (Continued)

Over recommended operating conditions voltages are referenced to GND (ground = 0V)
NOTE:
All typical values are measured at Tamb = 25°C.
AC CHARACTERISTICS

GND = 0V; tr = tf = 2.5ns; CL = 50pF; RL = 1KΩ
Philips Semiconductors Product specification
74LV174Hex D-type flip-flop with reset; positive edge-trigger
AC CHARACTERISTICS (Continued)

GND = 0V; tr = tf = 2.5ns; CL = 50pF; RL = 1KΩ
NOTES:
Unless otherwise stated, all typical values are at Tamb = 25°C. Typical value measured at VCC = 3.3V. Typical value measured at VCC = 5.0V.
AC WAVEFORMS

VM = 1.5V at VCC � 2.7V � 3.6V
VM = 0.5V * VCC at VCC � 2.7V and � 4.5V
VOL and VOH are the typical output voltage drop that occur with the
output load.
Figure 1. The clock (CP) to output (Qn) propagation delays, the
clock pulse width, and the maximum clock pulse frequency.
Figure 2. The master reset (MR) pulse width, the master reset
to output (Qn) propagation delay and the master reset to clock
removal time.
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED