IC Phoenix
 
Home ›  7719 > 74LCX240M-74LCX240TTR,LOW VOLTAGE CMOS OCTAL BUS BUFFER (INVERTED) WITH 5V TOLERANT INPUTS AND OUTPUTS
74LCX240M-74LCX240TTR Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
74LCX240MSTN/a164avaiLOW VOLTAGE CMOS OCTAL BUS BUFFER (INVERTED) WITH 5V TOLERANT INPUTS AND OUTPUTS
74LCX240TTRSTN/a1303avaiLOW VOLTAGE CMOS OCTAL BUS BUFFER (INVERTED) WITH 5V TOLERANT INPUTS AND OUTPUTS


74LCX240TTR ,LOW VOLTAGE CMOS OCTAL BUS BUFFER (INVERTED) WITH 5V TOLERANT INPUTS AND OUTPUTSapplications; it can be interfaced to 5V500mA (JESD 17)signal environment for both inputs and outpu ..
74LCX241 ,Low Voltage Octal Buffer/Line Driver with 5V Tolerant Inputs and Outputsapplications with capa-CC

74LCX240M-74LCX240TTR
LOW VOLTAGE CMOS OCTAL BUS BUFFER (INVERTED) WITH 5V TOLERANT INPUTS AND OUTPUTS
1/9September 2001 5V TOLERANT INPUTS AND OUTPUTS HIGH SPEED :PD = 6.5 ns (MAX.) at VCC = 3V POWER DOWN PROTECTION ON INPUTS
AND OUTPUTS SYMMETRICAL OUTPUT IMPEDANCE:
|IOH| = IOL = 24mA (MIN) at VCC = 3V PCI BUS LEVELS GUARANTEED AT 24 mA BALANCED PROPAGATION DELAYS:
tPLH ≅ tPHL OPERATING VOLTAGE RANGE:
VCC(OPR) = 2.0V to 3.6V (1.5V Data
Retention) PIN AND FUNCTION COMPATIBLE WITH
74 SERIES 240 LATCH-UP PERFORMANCE EXCEEDS
500mA (JESD 17) ESD PERFORMANCE:
HBM > 2000V (MIL STD 883 method 3015);
MM > 200V
DESCRIPTION

The 74LCX240 is a low voltage CMOS OCTAL
BUS BUFFER fabricated with sub-micron silicon
gate and double-layer metal wiring C2 MOS
technology. It is ideal for low power and high
speed 3.3V applications; it can be interfaced to 5V
signal environment for both inputs and outputs.
It has same speed performance at 3.3V than 5V
AC/ACT family, combined with a lower power
consumption.
This device is designed to be used with 3 state
memory address drivers, etc.
All inputs and outputs are equipped with
protection circuits against static discharge, giving
them 2KV ESD immunity and transient excess
voltage.
74LCX240

LOW VOLTAGE CMOS OCTAL BUS BUFFER (3-STATE INV.)
WITH 5V TOLERANT INPUTS AND OUTPUTS
PIN CONNECTION AND IEC LOGIC SYMBOLS
ORDER CODES
74LCX240
2/9
INPUT AND OUTPUT EQUIVALENT CIRCUIT
PIN DESCRIPTION TRUTH TABLE

X : Don’t Care
Z : High Impedance
ABSOLUTE MAXIMUM RATINGS

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is
not implied
1) IO absolute maximum rating must be observed
2) VO < GND
74LCX240
3/9
RECOMMENDED OPERATING CONDITIONS

1) Truth Table guaranteed: 1.5V to 3.6V
2) VIN from 0.8V to 2V at VCC = 3.0V
DC SPECIFICATIONS
74LCX240
4/9
DYNAMIC SWITCHING CHARACTERISTICS

1) Number of outputs defined as "n". Measured with "n-1" outputs switching from HIGH to LOW or LOW to HIGH. The remaining output is
measured in the LOW state.
AC ELECTRICAL CHARACTERISTICS

1) Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs of the same device switch-
ing in the same direction, either HIGH or LOW (tOSLH = | tPLHm - tPLHn|, tOSHL = | tPHLm - tPHLn|)
2) Parameter guaranteed by design
CAPACITIVE CHARACTERISTICS

1) CPD is defined as the value of the IC’s internal equivalent capacitance which is calculated from the operating current consumption without
load. (Refer to Test Circuit). Average operating current can be obtained by the following equation. ICC(opr) = CPD x VCC x fIN + ICC/8 (per circuit)
74LCX240
5/9
TEST CIRCUIT

CL = 50 pF or equivalent (includes jig and probe capacitance)
RL = R1 = 500Ω or equivalent
RT = ZOUT of pulse generator (typically 50Ω)
WAVEFORM 1 : PROPAGATION DELAYS (f=1MHz; 50% duty cycle)
74LCX240
6/9
WAVEFORM 2: OUTPUT ENABLE AND DISABLE TIME (f=1MHz; 50% duty cycle)
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED