IC Phoenix
 
Home ›  7717 > 74HC191D-74HC191N-74HC191PW-74HCT191D-74HCT191N,Presettable synchronous 4-bit binary up/down counter
74HC191D-74HC191N-74HC191PW-74HCT191D-74HCT191N Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
74HC191DPHIN/a1821avaiPresettable synchronous 4-bit binary up/down counter
74HC191PWPHILIPSN/a188avaiPresettable synchronous 4-bit binary up/down counter
74HC191NPHILIPSN/a45avai74HC/HCT191; Presettable synchronous 4-bit binary up/down counter
74HCT191DPHIN/a206avaiPresettable synchronous 4-bit binary up/down counter
74HCT191DPHILIPSN/a25000avaiPresettable synchronous 4-bit binary up/down counter
74HCT191NPHIN/a221avaiPresettable synchronous 4-bit binary up/down counter


74HCT191D ,Presettable synchronous 4-bit binary up/down counterGENERAL DESCRIPTIONthe design of multistage counters as shown in Figs 5and 6.The 74HC/HCT191 are hi ..
74HCT191D ,Presettable synchronous 4-bit binary up/down counterGENERAL DESCRIPTIONthe design of multistage counters as shown in Figs 5and 6.The 74HC/HCT191 are hi ..
74HCT191D ,Presettable synchronous 4-bit binary up/down counterINTEGRATED CIRCUITSDATA SHEETFor a complete data sheet, please also download:• The IC06 74HC/HCT/HC ..
74HCT191N ,Presettable synchronous 4-bit binary up/down counterFEATURES Overflow/underflow indications are provided by two typesof outputs, the terminal count (TC ..
74HCT193 ,Presettable synchronous 4-bit binary up/down counter
74HCT193D ,74HC/HCT193; Presettable synchronous 4-bit binary up/down counterApplications requiring reversible operation must make the• Asynchronous resetreversing decision whi ..
74VHC164 ,Serial-In, Parallel-Out Shift RegisterFeaturesYLow power dissipation:The VHC164 is an advanced high-speed CMOS device fab-e eI 4 mA (max) ..
74VHC164FT ,74VHC CMOS logic IC seriesabsolute maximum ratings, even briefly, lead to deterioration in IC performance or evendestruction. ..
74VHC164M ,8-Bit Serial-In Parallel-Out Shift RegisterFunctional Description Function TableThe VHC164 is an edge-triggered 8-bit shift register withOpera ..
74VHC164MTC ,8-Bit Serial-In Parallel-Out Shift Registerfeatures an asynchronousMaster Reset which clears the register, setting all outputsLOW independent ..
74VHC164MTCX ,8-Bit Serial-In Parallel-Out Shift RegisterFeaturesThe VHC164 is an advanced high-speed CMOS device

74HC191D-74HC191N-74HC191PW-74HCT191D-74HCT191N
74HC/HCT191; Presettable synchronous 4-bit binary up/down counter

Philips Semiconductors Product specification
Presettable synchronous 4-bit binary
up/down counter 74HC/HCT191
FEATURES
Synchronous reversible counting Asynchronous parallel load Count enable control for synchronous expansion Single up/down control input Output capability: standard ICC category: MSI
GENERAL DESCRIPTION

The 74HC/HCT191 are high-speed Si-gate CMOS devices
and are pin compatible with low power Schottky TTL
(LSTTL). They are specified in compliance with JEDEC
standard no. 7A.
The 74HC/HCT191 are asynchronously presettable 4-bit
binary up/down counters. They contain four master/slave
flip-flops with internal gating and steering logic to provide
asynchronous preset and synchronous count-up and
count-down operation.
Asynchronous parallel load capability permits the counter
to be preset to any desired number. Information present on
the parallel data inputs (D0 to D3) is loaded into the counter
and appears on the outputs when the parallel load (PL)
input is LOW. As indicated in the function table, this
operation overrides the counting function.
Counting is inhibited by a HIGH level on the count enable
(CE) input. When CE is LOW internal state changes are
initiated synchronously by the LOW-to-HIGH transition of
the clock input. The up/down (U/D) input signal determines
the direction of counting as indicated in the function table.
The CE input may go LOW when the clock is in either
state, however, the LOW-to-HIGH CE transition must
occur only when the clock is HIGH. Also, the U/D input
should be changed only when either CE or CP is HIGH.
Overflow/underflow indications are provided by two types
of outputs, the terminal count (TC) and ripple clock (RC).
The TC output is normally LOW and goes HIGH when a
circuit reaches zero in the count-down mode or reaches
“15” in the count-up-mode. The TC output will remain
HIGH until a state change occurs, either by counting or
presetting, or until U/D is changed. Do not use the TC
output as a clock signal because it is subject to decoding
spikes. The TC signal is used internally to enable the output. When TC is HIGH and CE is LOW, the RC
output follows the clock pulse (CP). This feature simplifies
the design of multistage counters as shown in Figs 5
and6.
In Fig.5, each RC output is used as the clock input to the
next higher stage. It is only necessary to inhibit the first
stage to prevent counting in all stages, since a HIGH on
CE inhibits the RC output pulse as indicated in the function
table. The timing skew between state changes in the first
and last stages is represented by the cumulative delay of
the clock as it ripples through the preceding stages. This
can be a disadvantage of this configuration in some
applications.
Fig.6 shows a method of causing state changes to occur
simultaneously in all stages. The RC outputs propagate
the carry/borrow signals in ripple fashion and all clock
inputs are driven in parallel. In this configuration the
duration of the clock LOW state must be long enough to
allow the negative-going edge of the carry/borrow signal to
ripple through to the last stage before the clock goes
HIGH. Since the RC output of any package goes HIGH
shortly after its CP input goes HIGH there is no such
restriction on the HIGH-state duration of the clock.
In Fig.7, the configuration shown avoids ripple delays and
their associated restrictions. Combining the TC signals
from all the preceding stages forms the CE input for a
given stage. An enable must be included in each carry
gate in order to inhibit counting. The TC output of a given
stage it not affected by its own CE signal therefore the
simple inhibit scheme of Figs 5 and 6 does not apply.
Philips Semiconductors Product specification
Presettable synchronous 4-bit binary
up/down counter 74HC/HCT191
QUICK REFERENCE DATA

GND=0 V; Tamb =25 °C; tr =tf =6ns
Notes
CPD is used to determine the dynamic power dissipation (PD in μW): =CPD× VCC2×fi +∑ (CL× VCC2× fo) where:= input frequency in MHz= output frequency in MHz (CL× VCC2×fo)= sum of outputs= output load capacitance in pF
VCC= supply voltage in V For HC the condition is VI= GND to VCC
For HCT the condition is VI= GND to VCC −1.5V
ORDERING INFORMATION

See “74HC/HCT/HCU/HCMOS Logic Package Information”.
Philips Semiconductors Product specification
Presettable synchronous 4-bit binary
up/down counter 74HC/HCT191
PIN DESCRIPTION
Philips Semiconductors Product specification
Presettable synchronous 4-bit binary
up/down counter 74HC/HCT191
FUNCTION TABLE
TC AND RC FUNCTION TABLE
Notes
H= HIGH voltage level= LOW voltage level = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition= don’t care= LOW-to-HIGH CP transition one LOW level pulse TC goes LOW on a LOW-to-HIGH CP transition
Philips Semiconductors Product specification
Presettable synchronous 4-bit binary
up/down counter 74HC/HCT191
Philips Semiconductors Product specification
Presettable synchronous 4-bit binary
up/down counter 74HC/HCT191
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED