IC Phoenix
 
Home ›  7714 > 74HC109D-74HC109DB-74HC109N-74HCT109D-74HCT109N,74HC/HCT109; Dual JK flip-flop with set and reset; positive-edge trigger
74HC109D-74HC109DB-74HC109N-74HCT109D-74HCT109N Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
74HC109DPHILIPSN/a207avaiDual JK flip-flop with set and reset; positive-edge trigger
74HC109DPHILN/a1avaiDual JK flip-flop with set and reset; positive-edge trigger
74HC109DPHIN/a15avaiDual JK flip-flop with set and reset; positive-edge trigger
74HC109DBPHIN/a34254avai74HC/HCT109; Dual JK flip-flop with set and reset; positive-edge trigger
74HC109NPHILIPSN/a765avaiDual JK flip-flop with set and reset; positive-edge trigger
74HCT109DPHIN/a16avai74HC/HCT109; Dual JK flip-flop with set and reset; positive-edge trigger
74HCT109DPHILISN/a302avai74HC/HCT109; Dual JK flip-flop with set and reset; positive-edge trigger
74HCT109NPHILIPSN/a1002avaiDual JK flip-flop with set and reset; positive-edge trigger
74HCT109NPHIN/a1850avaiDual JK flip-flop with set and reset; positive-edge trigger


74HC109DB ,74HC/HCT109; Dual JK flip-flop with set and reset; positive-edge triggerINTEGRATED CIRCUITSDATA SHEETFor a complete data sheet, please also download:• The IC06 74HC/HCT/HC ..
74HC109N ,Dual JK flip-flop with set and reset; positive-edge triggerINTEGRATED CIRCUITSDATA SHEETFor a complete data sheet, please also download:• The IC06 74HC/HCT/HC ..
74HC10D ,74HC/HCT10; Triple 3-input NAND gatePin configuration. Fig.2 Logic symbol.FUNCTION TABLEINPUTS OUTPUTnA nB nC nYLLL HLL H HLHL HLH H H ..
74HC10DB ,Triple 3-input NAND gateGENERAL DESCRIPTIONThe 74HC/HCT10 are high-speed Si-gate CMOS devices and are pin compatible with l ..
74HC10E , TRIPLE 3-INPUT NAND GATE
74HC10N ,Triple 3-input NAND gatePin configuration. Fig.2 Logic symbol.FUNCTION TABLEINPUTS OUTPUTnA nB nC nYLLL HLL H HLHL HLH H H ..
74LS75 ,Quad LatchSN54/74LS754-BIT D LATCHSN54/74LS77The TTL/MSI SN54/74LS75 and SN54/74LS77 are latches used as tem- ..
74LS76 ,Dual J-K Flip-Flop(with Preset and Clear)
74LS76 ,Dual J-K Flip-Flop(with Preset and Clear)
74LS90 ,Decade and Binary CountersLOGIC DIAGRAM CONNECTION DIAGRAMDIP (TOP VIEW)LS921 14CP CP1 02 13NCNCJ Q J Q J Q J Q143 12NC Q0CPC ..
74LS90 ,Decade and Binary Counters
74LS90 ,Decade and Binary CountersSN54/74LS90SN54/74LS92DECADE COUNTER;SN54/74LS93DIVIDE-BY-TWELVE COUNTER;4-BIT BINARY COUNTERDECADE ..


74HC109D-74HC109DB-74HC109N-74HCT109D-74HCT109N
74HC/HCT109; Dual JK flip-flop with set and reset; positive-edge trigger

Philips Semiconductors Product specification
Dual JK flip-flop with set and reset;
positive-edge trigger 74HC/HCT109
FEATURES
J,K inputs for easy D-type flip-flop Toggle flip-flop or “do nothing” mode Output capability: standard ICC category: flip-flops
GENERAL DESCRIPTION

The 74HC/HCT109 are high-speed Si-gate CMOS devices
and are pin compatible with low power Schottky TTL
(LSTTL). They are specified in compliance with JEDEC
standard no. 7A.
The 74HC/HCT109 are dual positive-edge triggered, JK
flip-flops with individual J, K inputs, clock (CP) inputs, set
(SD) and reset (RD) inputs; also complementary Q andQ
outputs.
The set and reset are asynchronous active LOW inputs
and operate independently of the clock input.
The J and K inputs control the state changes of the
flip-flops as described in the mode select function table.
The J andK inputs must be stable one set-up time prior to
the LOW-to-HIGH clock transition for predictable
operation.
The JK design allows operation as a D-type flip-flop by
tying the J andK inputs together.
Schmitt-trigger action in the clock input makes the circuit
highly tolerant to slower clock rise and fall times.
QUICK REFERENCE DATA

GND = 0 V; Tamb = 25 °C; tr = tf = 6 ns
Notes
CPD is used to determine the dynamic power dissipation (PDin μW): = CPD× VCC2×fi +∑ (CL× VCC2×fo) where: = input frequency in MHz = output frequency in MHz (CL× VCC2×fo) = sum of outputs= output load capacitance in pF
VCC= supply voltage in V For HC the condition is VI= GND to VCC
For HCT the condition is VI= GND to VCC− 1.5V.
ORDERING INFORMATION

See “74HC/HCT/HCU/HCMOS Logic Package Information”.
Philips Semiconductors Product specification
Dual JK flip-flop with set and reset;
positive-edge trigger 74HC/HCT109
PIN DESCRIPTION
Philips Semiconductors Product specification
Dual JK flip-flop with set and reset;
positive-edge trigger 74HC/HCT109
FUNCTION TABLE
Notes
H = HIGH voltage level
h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition
L = LOW voltage level
I = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition
q = lower case letters indicate the state of the referenced output one set-up time
prior to the LOW-to-HIGH CP transition
X = don’t care = LOW-to-HIGH CP transition
PACKAGE OUTLINES

See “74HC/HCT/HCU/HCMOS Logic Package Outlines”.
Philips Semiconductors Product specification
Dual JK flip-flop with set and reset;
positive-edge trigger 74HC/HCT109
DC CHARACTERISTICS FOR 74HC

For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications”.
Output capability: standard
ICC category: flip-flops
AC CHARACTERISTICS FOR 74HC

GND = 0 V; tr = tf = 6 ns; CL = 50 pF
Philips Semiconductors Product specification
Dual JK flip-flop with set and reset;
positive-edge trigger 74HC/HCT109
DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications”.
Output capability: standard
ICC category: flip-flops
AC CHARACTERISTICS FOR 74HCT

GND = 0 V; tr = tf = 6 ns; CL = 50 pF
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED