SN75LVDS84ADGGRG4 ,FlatLink(TM) Transmitter 48-TSSOP 0 to 70maximum ratings over operating free-air temperature (unless otherwise noted)Supply voltage range, V ..
SN75LVDS84DGG ,FlatLink(TM) TransmitterBLOCK DIAGRAMParallel-Load 7-BitShift Register7Y0PA,B, ...GD0–D6Y0MSHIFT/LOADCLKParallel-Load 7-Bit ..
SN75LVDS84DGGR ,FlatLink(TM) TransmitterSLLS270D–MARCH 1997–REVISED NOVEMBER 2007DESCRIPTION (CONTINUED)The SN75LVDS84 requires no external ..
SN75LVDS84DGGRG4 ,FlatLink(TM) Transmitter 48-TSSOP 0 to 70SLLS270D–MARCH 1997–REVISED NOVEMBER 2007D0CLKINCLKOUTNextCyclePrevious Cycle Current CycleD0–1 D6+ ..
SN75LVDS86 ,FlatLink(TM) Receiver SLLS268D − MARCH 1997 − REVISED JULY 2006DGG PACKAGE 3:21 Data Channel E ..
SN75LVDS86A ,FlatLink(TM) Receivermaximum ratings over operating free-air temperature range (unless otherwise noted)Supply voltage ra ..
SPN7400S32RG , N-Channel Enhancement Mode MOSFET
SPN7400S32RG , N-Channel Enhancement Mode MOSFET
SPN7402S32RG , N-Channel Enhancement Mode MOSFET
SPN8822ATS8RG , Common-Drain Dual N-Channel Enhancement Mode MOSFET
SPN8822ATS8RG , Common-Drain Dual N-Channel Enhancement Mode MOSFET
SPP02N60S5 ,for lowest Conduction LossesFeatureR 3 ΩDS(on)• New revolutionary high voltage technologyI 1.8 AD• Ultra low gate chargeP-TO263 ..
SN75LVDS84A-SN75LVDS84ADGG-SN75LVDS84ADGGR-SN75LVDS84ADGGR.-SN75LVDS84ADGGRG4
FlatLink(TM) Transmitter
21 Data Channels Plus Clock InLow-Voltage TTL Inputs and 3 Data
Channels Plus Clock Out Low-Voltage
Differential Signaling (LVDS) Outputs Operates From a Single 3.3-V Supply and
89 mW (Typ) Ultralow-Power 3.3-V CMOS Version of the
SN75LVDS84. Power Consumption About
One Third of the ’LVDS84 Packaged in Thin Shrink Small-Outline
Package (TSSOP) With 20 Mil Terminal
Pitch Consumes Less Than 0.54 mW When
Disabled Wide Phase-Lock Input Frequency Range:
31 MHz to 75 MHz No External Components Required for PLL Outputs Meet or Exceed the Requirements
of ANSI EIA/TIA-644 Standard SSC Tracking Capability of 3% Center
Spread at 50-kHz Modulation Frequency Improved Replacement for SN75LVDS84
and NSC’s DS90CF363A 3-V Device Available in Q-Temp Automotive
High Reliability Automotive Applications
Configuration Control / Print Support
Qualification to Automotive Standards
descriptionThe SN75LVDS84A and SN65LVDS84AQ FlatLink transmitters contains three 7-bit parallel-load serial-out shift
registers, and four low-voltage differential signaling (LVDS) line drivers in a single integrated circuit. These
functions allow 21 bits of single-ended LVTTL data to be synchronously transmitted over 3 balanced-pair
conductors for receipt by a compatible receiver, such as the SN75LVDS82 or SN75LVDS86/86A.
When transmitting, data bits D0 – D20 are each loaded into registers of the ’LVDS84A upon the falling edge.
The internal PLL is frequency-locked to CLKIN and then used to unload the data registers in 7-bit slices. The
three serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency
of CLKOUT is the same as the input clock, CLKIN.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
GNDCC
D10
GND
D11
D12
D13
D14
GND
D15
D16
D17CC
D18
D19
GND
LVDSGND
Y0M
Y0P
Y1M
Y1P
LVDSVCC
LVDSGND
Y2M
Y2P
CLKOUTM
CLKOUTP
LVDSGND
PLLGND
PLLVCC
PLLGND
SHTDN
CLKIN
D20
NC – Not Connected