SN74LVC2G79YZPR ,Dual Positive-Edge-Triggered D-Type Flip-Flop SCES498E–OCTOBER 2003–REVISED DECEMBER 2013(1)Recommended Operating ConditionsMIN MAX UNITOperatin ..
SN74LVC2G80DCUR ,Dual Positive-Edge-Triggered D-Type Flip-Flop SCES309F–DECEMBER 2001–REVISED DECEMBER 2013(1)Recommended Operating ConditionsMIN MAX UNITOperati ..
SN74LVC2G80DCUR ,Dual Positive-Edge-Triggered D-Type Flip-FlopFEATURES DESCRIPTIONThis dual positive-edge-triggered D-type flip-flop is2• Available in the Texas ..
SN74LVC2G80YZPR ,Dual Positive-Edge-Triggered D-Type Flip-Flopmaximum ratings" may cause permanent damage to the device. These are stress ratingsonly, and functi ..
SN74LVC2G86DCTR ,Dual 2-Input Exclusive-Or GateThese devices have limited built-in ESD protection. The leads should be shorted together or the dev ..
SN74LVC2G86DCTR ,Dual 2-Input Exclusive-Or Gate SCES360I–AUGUST 2001–REVISED DECEMBER 2013Dual 2-Input Exclusive-OR GateCheck for Samples: SN74LVC ..
SP6128ACY , Low Voltage, Synchronous Step Down PWM Controller Ideal for 2A to 10A, Small Footprint, DC-DC Power Converters
SP6132CU-L , Wide Input, 300KHz Synchronous PWM Controller
SP6132EU , Wide Input, 300KHz Synchronous PWM Controller
SP6132EU , Wide Input, 300KHz Synchronous PWM Controller
SP6132EU , Wide Input, 300KHz Synchronous PWM Controller
SP6132EU-L , Wide Input, 300KHz Synchronous PWM Controller
SN74LVC2G79DCUR-SN74LVC2G79YZPR
Dual Positive-Edge-Triggered D-Type Flip-Flop
DCT PACKAGE
(TOP VIEW)
YZP PACKAGE
(BOTTOM VIEW) VCC81CLK 71D 1Q 6 2D 2CLKGND 4 2CLK
GND 54 2CLK6 2D2Q7 1Q1D VCC11CLK
SN74LVC2G79
1FEATURES DESCRIPTIONThis dual positive-edge-triggered D-type flip-flopis
Availablein the Texas Instruments NanoFree™ designed for 1.65-Vto 5.5-V VCC operation.
PackageWhen dataat the data (D) input meets the setup time
• Supports 5-V VCC Operation requirement, the datais transferredto theQ output
• Inputs Accept Voltagesto 5.5V on the positive-going edgeof the clock pulse. Clock
• Max tpdof 4.2 nsat 3.3V triggering occursata voltage level andis not directly
relatedto the rise timeof the clock pulse. Following
• Low Power Consumption, 10-μA Max ICCthe hold-time interval, dataat theD input can be
• ±24-mA Output Driveat 3.3V the levelsat the outputs.
• Typical VOLP (Output Ground Bounce) technology is a major
<0.8Vat VCC= 3.3V,TA= 25°C concepts, using the die
• Typical VOHV (Output VOH Undershoot)>2Vat VCC= 3.3V,TA= 25°C for partial-power-down
• Ioff Feature Supports Live Insertion, Partial- Ioff circuitry disables the
Power-Down Mode Operation and Back Drive outputs, preventing damaging current backflow
Protection through the device whenitis powered down.
Latch-Up Performance Exceeds 100 mA Per
JESD 78, ClassII ESD Protection Exceeds JESD22 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A) 1000-V Charged-Device Model (C101)