SN74LS165ADR ,Serial-out shift registersSN54165, SN54LS165A, SN74165, SN74LS165A PARALLEL-LOAD 8-BIT SHIFT REGISTERSThe SN54165 and SN74165 ..
SN74LS165ADR ,Serial-out shift registersSN54165, SN54LS165A, SN74165, SN74LS165A PARALLEL-LOAD 8-BIT SHIFT REGISTERSThe SN54165 and SN74165 ..
SN74LS165AN ,Serial-out shift registersSN54165, SN54LS165A, SN74165, SN74LS165A PARALLEL-LOAD 8-BIT SHIFT REGISTERSThe SN54165 and SN74165 ..
SN74LS165ANSR ,Serial-out shift registersSN54165, SN54LS165A, SN74165, SN74LS165A PARALLEL-LOAD 8-BIT SHIFT REGISTERSThe SN54165 and SN74165 ..
SN74LS165ANSR ,Serial-out shift registersSN54165, SN54LS165A, SN74165, SN74LS165A PARALLEL-LOAD 8-BIT SHIFT REGISTERSThe SN54165 and SN74165 ..
SN74LS165DR2 ,8-Bit Parallel-to-Serial Shift Register3SN74LS165DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)LimitsSym ..
SO642 ,SMALL SIGNAL NPN TRANSISTORSO642®SMALL SIGNAL NPN TRANSISTORPRELIMINARY DATAType MarkingSO642 N91■ SILICON EPITAXIAL PLANAR NP ..
SOC100A , THIN FILM COMPENSATED SENSORS
SOC100A , THIN FILM COMPENSATED SENSORS
SOC100A , THIN FILM COMPENSATED SENSORS
SOD4002 ,Conductor Holdings Limited - PLASTIC SILICON RECTIFIER
SOD4004 ,Conductor Holdings Limited - PLASTIC SILICON RECTIFIER
SN74LS165AD-SN74LS165ADR-SN74LS165AN-SN74LS165ANSR
Serial-out shift registers
TYPE TYPICAL MAXIMUM
CLOCK FREQUENCY
TYPICAL
POWER DISSIPATION’165 26 MHz 210 mW
’LS165A 35 MHz 90 mW
descriptionThe ’165 and ’LS165A are 8-bit serial shift
registers that shift the data in the direction of QAtoward QH when clocked. Parallel-in access to
each stage is made available by eight individual,
direct data inputs that are enabled by a low level
at the shift/load (SH/LD) input. These registers
also feature gated clock (CLK) inputs and
complementary outputs from the eighth bit. All
inputs are diode-clamped to minimize
transmission-line effects, thereby simplifying
system design.
Clocking is accomplished through a two-input
positive-NOR gate, permitting one input to be
used as a clock-inhibit function. Holding either of
the clock inputs high inhibits clocking, and holding
either clock input low with SH/LD high enables the
other clock input. Clock inhibit (CLK INH) should
be changed to the high level only while CLK is
high. Parallel loading is inhibited as long as SH/LD
is high. Data at the parallel inputs are loaded
directly into the register while SH/LD is low,
independently of the levels of CLK, CLK INH, or
serial (SER) inputs.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
SN54LS165A... FK PACKAGE
(TOP VIEW)CLKSH/LDNC
SER
CLK INH
GND
CLKH
GND
CLK INH
SER
NC – No internal connection