SN74AS169AN ,Synchronous 4-Bit Up/Down Binary Counters SDAS125B − ..
SN74AS174 ,Hex D-Type Positive-Edge-Triggered Flip-Flops With Clearmaximum ratings” may cause permanent damage to the device. These are stress ratings only, andfuncti ..
SN74AS174N ,Hex D-Type Positive-Edge-Triggered Flip-Flops With Clear/sc/package.‡This orderable is not recommended for new designs.FUNCTION TABLE(each flip-flop)INPUTS ..
SN74AS174NSR ,Hex D-Type Positive-Edge-Triggered Flip-Flops With Clearmaximum ratings over operating free-air temperature range, SN54/74ALS174,†SN54/74ALS175 (unless oth ..
SN74AS175B ,Quadruple D-Type Positive-Edge-Triggered Flip-Flops With Clearmaximum ratings over operating free-air temperature range, SN54/74ALS174,†SN54/74ALS175 (unless oth ..
SN74AS175B ,Quadruple D-Type Positive-Edge-Triggered Flip-Flops With Clear SN54ALS174, SN54ALS175, SN54AS174, SN54AS175B SN74ALS174, SN74ALS175, SN74AS174, SN74AS175BHEX/QUA ..
SN74LVC373APWRG4 ,Octal Transparent D-Type Latch With 3-State Outputs 20-TSSOP -40 to 85 SCAS295T–JANUARY 1993–REVISED JULY 20146 Pin Configuration and FunctionsSN54LVC373A . . . J OR W P ..
SN74LVC373APWRG4 ,Octal Transparent D-Type Latch With 3-State Outputs 20-TSSOP -40 to 85Features...... 1• Added Applications........ 1• Added Handling Ratings table 4• Changed MAX ambient ..
SN74LVC373ARGYRG4 , OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74LVC373AZQNR ,Octal Transparent D-Type Latches With 3-State OutputsBlock Diagram..... 93 Description....... 19.3 Feature Description.... 104 Simplified Schematic 19.4 ..
SN74LVC374A ,Octal Edge-Triggered D-Type Flip-Flops With 3-State OutputsElectrical Characteristics....... 612.2 Layout Example....... 137.6 Timing Requirements, SN54LVC374 ..
SN74LVC374ADBLE ,Octal Edge-Triggered D-Type Flip-Flops With 3-State OutputsFeatures 2 Applications1• Operate From 1.65 V to 3.6 V • Electronic Points of Sale• Inputs Accept V ..
SN74AS169AN
Synchronous 4-Bit Up/Down Binary Counters
Fully Independent Clock Circuit Package Options Include PlasticSmall-Outline (D) Packages, Ceramic Chip
Carriers (FK), and Standard Plastic (N) and
Ceramic (J) 300-mil DIPs
descriptionThese synchronous 4-bit up/down binary
presettable counters feature an internal carry
look-ahead circuitry for cascading in high-speed
counting applications. Synchronous operation is
provided by having all flip-flops clocked
simultaneously so that the outputs change
coincident with each other when so instructed by
the count-enable (ENP, ENT) inputs and internal
gating. This mode of operation eliminates the
output counting spikes normally associated with
asynchronous (ripple-clock) counters. A buffered
clock (CLK) input triggers the four flip-flops on the
rising (positive-going) edge of the clock waveform.
These counters are fully programmable; that is,
they may be preset to either level. The load-input
circuitry allows loading with the carry-enable
output of cascaded counters. Because loading is
synchronous, setting up a low level at the load
(LOAD) input disables the counter and causes the
outputs to agree with the data inputs after the next
clock pulse.
The internal carry look-ahead circuitry provides for cascading counters for n-bit synchronous application without
additional gating. ENP and ENT inputs and a ripple-carry output (RCO) are instrumental in accomplishing this
function. Both ENP and ENT must be low to count. The direction of the count is determined by the level of the
up/down (U/D) input. When U/D is high, the counter counts up; when low, it counts down. ENT is fed forward
to enable RCO. RCO, thus enabled, produces a low-level pulse while the count is zero (all inputs low) counting
down or maximum (15) counting up. This low-level overflow ripple-carry pulse can be used to enable successive
cascaded stages. Transitions at ENP or ENT are allowed regardless of the level of the clock input. All inputs
are diode clamped to minimize transmission-line effects, thereby simplifying system design.
These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, LOAD, or U/D)
that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function
of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the
stable setup and hold times.
The SN54ALS169B and SN54AS169A are characterized for operation over the full military temperature range
of −55°C to 125°C. The SN74ALS169B and SN74AS169A are characterized for operation from 0°C to 70°C.D
SN54ALS169B, SN54AS169A...FK PACKAGE
(TOP VIEW)CLKU/DNC
LOAD
ENT
RCO
ENP
GND
NC − No internal connection
ENP
GNDC
ENT
LOAD