IC Phoenix
 
Home ›  MM124 > MC88914D-MC88914N,LOW SKEW CMOS CLOCK DRIVER WITH RESET
MC88914D-MC88914N Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
MC88914DMOTN/a144avaiLOW SKEW CMOS CLOCK DRIVER WITH RESET
MC88914DMOT ?N/a53avaiLOW SKEW CMOS CLOCK DRIVER WITH RESET
MC88914NMOTN/a25avaiLOW SKEW CMOS CLOCK DRIVER WITH RESET


MC88914D ,LOW SKEW CMOS CLOCK DRIVER WITH RESET
MC88914D ,LOW SKEW CMOS CLOCK DRIVER WITH RESET
MC88914N ,LOW SKEW CMOS CLOCK DRIVER WITH RESET
MC88915FN55 ,Low Skew CMOS PLL Clock DriverFeaturesThe MC88915 Clock Driver utilizes phase–locked looptechnology to lock its low skew outputs’ ..
MC88915FN70 ,Low skew CMOS PLL clock driverFeaturesThe MC88915 Clock Driver utilizes phase–locked looptechnology to lock its low skew outputs’ ..
MC88915FN-70 ,Low skew CMOS PLL clock driver**SEMICONDUCTOR TECHNICAL DATA* * * **
MET-09 , Ultra Wideband Audio Transformers
MEV1S0505SC , 3kVDC Isolated 1W Single & Dual Output DC/DC Converters
MEV1S2415SC , 3kVDC Isolated 1W Single & Dual Output DC/DC Converters
MEV1S4805SC , 3kVDC Isolated 1W Single & Dual Output DC/DC Converters
MEV3S0505SC , 3kVDC Isolated 3W Single Output DC/DC Converters
MF10ACN ,Universal Monolithic Dual Switched Capacitor FilterGeneral Descriptionworth, Bessel, Cauer and Chebyshev) can be formed.The MF10 consists of 2 indepen ..


MC88914D-MC88914N
LOW SKEW CMOS CLOCK DRIVER WITH RESET
Order this document
from Logic Marketing
-
SEMICONDUCTOR TECHNICAL DATA
- -
The MC88914 is a high–speed, low power, hex divide–by–two D–type
flip–flop with matched propagation delays, an internal power–on–reset,
and external synchronous reset. With TTL compatible buffered clock and
external reset inputs that are common to all flip–flops, the MC88914 is
ideal for use in high–frequency systems as a clock driver, providing
multiple outputs that are synchronous. Power–on–Reset and External Synchronous Reset TTL Compatible Positive Edge–Triggered Clock Matched Outputs for Synchronous Applications Outputs Source/Sink 24mA Part–to–Part Skew of Less Than 3.0ns Guaranteed Rise and Fall Times for a Given Capacitive Load
VCC
VCC
GND
GND
CLK
GND
GND
Pinout: 14–Lead Plastic (Top View)
LOGIC DIAGRAM

CLK
NOTE: This diagram is provided only for understanding of logic operation and should not be used to estimate propagation delays
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED