MC74HC390F ,Dual 4-Stage Binary Ripple Counter W 2, 5 SectionsELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ..
MC74HC390FEL ,Dual 4-Stage Binary Ripple Counter W 2, 5 SectionsMaximum Ratings are those values beyond which damage to the device may occur.ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ..
MC74HC390FEL ,Dual 4-Stage Binary Ripple Counter W 2, 5 SectionsLOGIC DIAGRAMCLOCK B 4 13 Qa AbQ 5 12 CLOCK BBa bQ 6 11 Q÷ 2Ca Bb3, 131, 15QACLOCK A COUNTERQ 7 10 ..
MC74HC390FL1 ,Dual 4-Stage Binary Ripple Counter W 2, 5 SectionsMAXIMUM RATINGS*ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ..
MC74HC393 ,Dual 4-Stage Binary Ripple Counterresistors, they are compatible with LSTTL outputs.This device consists of two independent 4–bit bin ..
MC74HC393ADR2 ,Dual 4-Stage Binary Ripple CounterMaximum Ratings are those values beyond which damage to the device may occur. ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ..
MD1802FX ,High voltage NPN power transistor for standard definition CRT displayElectrical characteristicsSymbol Parameter Test conditions Min. Typ. Max. UnitV = 1500VCollector cu ..
MD1803DFH , High voltage NPN Power transistor for standard definition CRT display
MD1803DFX ,High voltage npn power transistor for standard definition CRT displayElectrical characteristics Symbol Parameter Test conditions Min. Typ. Max. UnitV = 1500VCollector c ..
MD1803DFX ,High voltage npn power transistor for standard definition CRT displayApplicationsInternal schematic diagram■ Horizontal deflection output for TVDescriptionThe MD1803DFX ..
MD2001FX ,High voltage NPN power transistor for standard definition CRT displayElectrical characteristicsSymbol Parameter Test conditions Min. Typ. Max. UnitV = 1500VCollector cu ..
MD2103DFH , High voltage NPN power transistor for standard definition CRT display
MC74HC390F-MC74HC390FEL-MC74HC390FL1
Dual 4-Stage Binary Ripple Counter W 2, 5 Sections
SEMICONDUCTOR TECHNICAL DATA# !&
$#! %# ÷ #"
High–Performance Silicon–Gate CMOSThe MC54/74HC390 is identical in pinout to the LS390. The device inputs
are compatible with standard CMOS outputs; with pullup resistors, they are
compatible with LSTTL outputs.
This device consists of two independent 4–bit counters, each composed
of a divide–by–two and a divide–by–five section. The divide–by–two and
divide–by–five counters have separate clock inputs, and can be cascaded to
implement various combinations of ÷ 2 and/or ÷ 5 up to a ÷ 100 counter.
Flip–flops internal to the counters are triggered by high–to–low transitions
of the clock input. A separate, asynchronous reset is provided for each 4–bit
counter. State changes of the Q outputs do not occur simultaneously
because of internal ripple delays. Therefore, decoded output signals are
subject to decoding spikes and should not be used as clocks or strobes
except when gated with the Clock of the HC390. Output Drive Capability: 10 LSTTL Loads Outputs Directly Interface to CMOS, NMOS, and TTL Operating Voltage Range: 2 to 6 V Low Input Current: 1 μA High Noise Immunity Characteristic of CMOS Devices In Compliance with the Requirements Defined by JEDEC Standard
No 7A Chip Complexity: 244 FETs or 61 Equivalent Gates
LOGIC DIAGRAM1, 15
PIN 16 = VCC
PIN 8 = GND
CLOCK A
RESET
CLOCK B