MC100LVEL40D ,3.3/5V ECL Differential Phase-Frequency Detector2MC100LVEL40LVPECL DC CHARACTERISTICS V = 3.3 V; V = 0.0 V (Note 1)CC EE–40°C 25°C 85°CSymbol Chara ..
MC100LVEL40DW ,3.3/5V ECL Differential Phase-Frequency Detector2MC100LVEL40LVPECL DC CHARACTERISTICS V = 3.3 V; V = 0 V (Note 1)CC EE –40°C 25°C 85°CSymbol Charac ..
MC100LVEL40DWR2 ,3.3/5V ECL Differential Phase-Frequency Detector3AN1672/DSection 2: Translation from Different ECL Operating Mode Drivers to Non ECL ReceiversThe f ..
MC100LVEL51 ,3.3V ECL Differential Clock D Flip-Flop
MC100LVEL51D ,3.3V ECL Differential Clock D Flip-FlopECLSOIC8EVBEvaluation Board Manualfor High Frequency SOIC 8
MC100LVEL51DR2 ,3.3V ECL Differential Clock D Flip-FlopPrepared by: Paul ShockmanON SemiconductorAPPLICATION NOTEObjectiveGeneral BackgroundThis applicati ..
MC33186DH1 , H-Bridge Driver
MC33186DH1 , H-Bridge Driver
MC33186DH-1 , H-Bridge Driver
MC33186DH1R2 ,Automotive H-Bridge DriverELECTRICAL CHARACTERISTICS.Tj : from -40°C to +150 °C, Vbat from 5 V to 28 V, unless otherwise note ..
MC33186DH1R2 ,Automotive H-Bridge DriverRev: 3.3 Date: 13 Dec 2000 Freescale Semiconductor, Inc.MC33186Automotive H-Bridge Driver• Opera ..
MC33192DW ,MI-BUS INTERFACE STEPPER MOTOR CONTROLLERGeneral Descriptionto control two phase bipolar stepper motors operated in eitherThe Motorola Inter ..
MC100LVEL40D
3.3/5V ECL Differential Phase-Frequency Detector
MC100LVEL40
3.3/5V�ECL Differential
Phase-Frequency Detector
The MC100LVEL40 is a three state phase frequency–detector
intended for phase–locked loop applications which require a minimum
amount of phase and frequency difference at lock. Advanced design
significantly reduces the dead zone of the detector. For proper
operation, the input edge rate of the R and V inputs should be less than
5 ns. The device is designed to work with a 3.3 V power supply.
When the reference (R) and the feedback (FB) inputs are unequal in
frequency and/or phase the differential up (U) and down (D) outputs
will provide pulse streams which when subtracted and integrated
provide an error voltage for control of a VCO.
The VBB pin, an internally generated voltage supply, is available to
this device only. For single-ended input conditions, the unused
differential input is connected to VBB as a switching reference voltage.
VBB may also rebias AC coupled inputs. When used, decouple VBB and
VCC via a 0.01 �F capacitor and limit current sourcing or sinking to
0.5 mA. When not used, VBB should be left open.
For application information, refer to AND8040/D, “Phase Lock Loop
Operation.”
The 100 Series Contains Temperature Compensation 250 MHz Typical Bandwidth ESD Protection: >2 kV HBM PECL Mode Operating Range: VCC = 3.0 V to 5.5 V
with VEE = 0 V NECL Mode Operating Range: VCC = 0 V
with VEE = –3.0 V to –5.5 V Internal Input Pulldown Resistors Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test Moisture Sensitivity Level 1
For Additional Information, refer to Application Note AND8003/D Flammability Rating: UL–94 code V–0 @ 1/8”,
Oxygen Index 28 to 34 Transistor Count = 356 devices
http://
ORDERING INFORMATION
MARKING
DIAGRAM = Assembly Location = Wafer Lot = Year = Work Week
SO–20
DW SUFFIX
CASE 751D