LM97593VH/NOPB ,Dual ADC / Digital Tuner / AGC 128-QFP -40 to 85FEATURES DESCRIPTIONThe LM97593 Dual ADC / Digital Tuner / AGC IC is a2• 100% Software Compatible w ..
LM9800CCV ,8-Bit Greyscale/24-Bit Color Linear CCD Sensor ProcessorFeaturesn 2.5 million pixels/s conversion rateThe LM9800 is a high performance integrated signalpro ..
LM9801CCV ,Greyscale/24-Bit Color Linear CCD Sensor ProcessorLM98018-BitGreyscale/24-BitColorLinearCCDSensorProcessorJune1996LM98018-BitGreyscale/24-BitColorLin ..
LM9810CCWM ,LM9810/20 10/12-Bit Image Sensor Processor Analog Front EndApplications• Power Dissipation 300mW• Color Flatbed Document Scanners• Color Sheetfed Scanners• Mu ..
LM9811CCV ,10-Bit Greyscale/30-Bit Color Linear CCD Sensor ProcessorFeaturesn 1.5 Million pixels/s conversion rateThe LM9811 is a high performance integrated signalpro ..
LM9820CCWM ,LM9810/20 10/12-Bit Image Sensor Processor Analog Front EndLM9810/20 10/12-Bit Image Sensor Processor Analog Front EndJuly 1998NLM9810/20 10/12-Bit Image Sens ..
LPC3154FET208 ,ARM926EJ-S with 192 kB SRAM, USB High-speed (OTG, Host, Device), SD/MMC, NAND flash controller, AESGeneral descriptionThe NXP LPC3152/3154 combine an 180 MHz ARM926EJ-S CPU core, High-speed USB 2.0 ..
LPC3180FEL320 ,16/32-bit ARM microcontroller; hardware floating-point coprocessor, USB On-The-Go, and SDRAM memory interfacefeaturesn ARM926EJ-S processor with 32 kB instruction cache and 32 kB data cache, runningat up to 2 ..
LPC3180FEL320 ,16/32-bit ARM microcontroller; hardware floating-point coprocessor, USB On-The-Go, and SDRAM memory interfaceBlock diagramVFP9 ETB ETM9USB transceiver interfaceD-TCM I-TCM0 kB 0 kBARM9EJSD-CACHE I-CACHE32 kB ..
LPC3220FET296 ,ARM926EJ-S with 128 kB SRAM, USB High-speed OTG, SD/MMC, NAND flash controllerFeatures and benefits ARM926EJ-S processor, running at CPU clock speeds up to 266 MHz. Vector Flo ..
LPC3230FET296 ,ARM926EJ-S with 256 kB SRAM, USB High-speed OTG, SD/MMC, NAND flash controller, LCD controllerapplications. NXP achieved their performance goals using a 90 nanometer process to implement an ARM ..
LPC3250FET296 ,ARM926EJ-S with 256 kB SRAM, USB High-speed OTG, SD/MMC, NAND flash controller, Ethernet, LCD controller LPC3220/30/40/5016/32-bit ARM microcontrollers; hardware floating-point coprocessor, USB On-The-Go ..
LM97593VH/NOPB
Dual ADC / Digital Tuner / AGC
LM97593
www.ti.com SNWS019B –JULY 2007–REVISED APRIL 2013
LM97593 Dual ADC/ Digital Tuner/ AGC
Checkfor Samples: LM97593
1FEATURES DESCRIPTIONThe LM97593 Dual ADC/ Digital Tuner/ AGCICisa
100% Software Compatible with the CLC5903 two channel digital downconverter (DDC) with
• Pin Compatible with the CLC5903 Except for integrated 12-bit analog-to-digital converters (ADCs)
the Analog Input and Reference Section and automatic gain control (AGC). The LM97593
123 dB Dynamic Range with CLC5526 DVGA further enhances TI’s Diversity Receiver Chipset
(DRCS) by integratinga wide-bandwidth dual ADC
(200kHz)core with the DDC. The complete DRCS includes one
• On-chip Precision Reference LM97593 Dual ADC/ Digital Tuner/ AGC and two
• User Programmable AGC with Enhanced CLC5526 digitally controlled variable gain amplifiers
Power Detector (DVGAs). This system allows directIF samplingof
signals up to 300MHz for enhanced receiver
• Channel Filters Includea Fourth Order CICperformance and reduced system costs.A block
Followed by 21-tap and 63-tap Symmetric FIRs diagram for a DRCS-based narrowband
• Flexible Output Formats communications systemis shownin Figure1.
• Serial and Parallel Output Ports The LM97593 offers high dynamic range digital tuning
• JTAG Boundary Scan and filtering based on hard-wired digital signal
8-bit Microprocessor Interface processing (DSP) technology. Each channel has
independent tuning, phase offset, filter coefficients,
• 128 pin PQFP and gain settings. Channel filteringis performedbya
seriesof three filters. The firstisa 4-stage Cascaded
APPLICATIONS Integrator Comb (CIC) filter witha programmable
• Cellular Basestations decimation ratio from8to 2048. Next there are two
symmetric FIR filters,a 21-tap anda 63-tap, both with
• GSM/ GPRS/ EDGE/ GSM Phase2 Receivers independent programmable coefficients. The first FIR
• Satellite Receivers filter decimates the data by 2, the second FIR
• Wireless Local Loop Receivers decimates by either2or4. Channel filter bandwidth 52MSPS ranges from ±650kHz downto ±1.3kHz.
• Digital Communications 65MSPS, the maximum bandwidth increasesto
±812kHz.
KEY SPECIFICATIONSThe LM97593’s AGC controller monitors the ADC
• Internal ADC Resolution:12 Bits output and controls the ADC input signal level by adjusting the DVGA setting. AGC threshold,
11-bit,62 dBFS deadband+hysteresis, and the loop time constant are user defined. Total dynamic rangeof greater than
123dB full-scale signal to noise in a 200kHz
200kHz):83 dBFS (typ) achieved with the Diversity
dBFS (typ) Power Consumption: 560 mW (typ)