IR3514MTRPBF ,A complete AMD SVID or PVID power solution IR3514 DATA SHEET TM XPHASE3 AMD HYBRID CONTROL IC DESCRIPTION TMThe IR3514 Hybrid Co ..
IR3521M ,A full featured and flexible way to implement a complete AMD SVID power solution. ..
IR3522 , XPHASE3TM DDR & VTT CONTROL IC
IR3522M ,The IR3522 Control IC combined with IR3506 xPHASE3 Phase ICs implements a full featured DDR3 power solution. IR3522 DATA SHEET TM XPHASE3 DDR & VT ..
IR3522MTRPBF ,The IR3522 Control IC combined with IR3506 xPHASE3 Phase ICs implements a full featured DDR3 power solution. IR3522 DATA SHEET TM XPHASE3 DDR & VT ..
IR3527M ,A full featured and flexible way to implement multiphase power solutions. ..
IS42S16400B1-7T , 1 Meg Bits x 16 Bits x 4 Banks (64-MBIT) SYNCHRONOUS DYNAMIC RAM
IS42S16400B-6T , 1 Meg Bits x 16 Bits x 4 Banks (64-MBIT) SYNCHRONOUS DYNAMIC RAM
IS42S16400B-6TLI , 1 Meg Bits x 16 Bits x 4 Banks (64-MBIT) SYNCHRONOUS DYNAMIC RAM
IS42S16400C1-6TL , 1 Meg Bits x 16 Bits x 4 Banks (64-MBIT) SYNCHRONOUS DYNAMIC RAM
IS42S16400C1-7T , 1 Meg Bits x 16 Bits x 4 Banks (64-MBIT) SYNCHRONOUS DYNAMIC RAM
IS42S16400C1-7TL , 1 Meg Bits x 16 Bits x 4 Banks (64-MBIT) SYNCHRONOUS DYNAMIC RAM
IR3514MTRPBF
A complete AMD SVID or PVID power solution
International
19R Rectifier IR3514
DATA SHEET
XPHASE3TM AMD HYBRID CONTROL IC
DESCRIPTION
The IR3514 Hybrid Control IC combined with xPHASE3TM Phase ICs provides a full featured and flexible
way to implement a complete AMD SVID or PVID power solution. It has the ability to independently control
both the VDD core and VDDNB auxiliary planes required by the CPU when operated in SVI (Serial VID
Interface) mode. The IR3514 can also receive Power Savings commands through the SVI serial bus and
communicate this information to the IR3507 or other Phase ICs with PSI input capabilities. When operated
in PVI (Parallel VID Interface) mode, the IR3514 controls the VDD core plane through 6 Parallel VID bits
and the VDDNB auxiliary plane power stage goes to high impedance. PVI/SVI selection is made by
sampling VID1 input upon Enable. The IR3514 interfaces with any number of Phase ICs each driving and
monitoring a single phase. The xPHASE3TM architecture results in a power supply that is smaller, less
expensive, and easier to design while providing higher efficiency than conventional approaches.
FEATURES
. In SVI Mode (VID1=0 upon Enable)
0 2 converter outputs for the AMD processor VDD core and VDDNB auxiliary planes
C) AMD Serial VID interface independently programs both output voltages and operation
C) Both converter outputs boot to 2-bit "Boot" VID codes which are read and stored from the SVC
& SVD parallel inputs upon the assertion of the Enable input
C) PWROK input signal activates SVID after successful boot start-up
Both converter outputs can be independently turned on and off through SVID commands
o Deassertion of PWROK prior to Enable causes the converter output to transition to the stored
Pre-PWROK VID codes
C) Connecting the PWROK input to VCCL disables SVID and implements VFIX mode with both
output voltages programmed via SVC & SVD parallel inputs per the 2 bit VFIX VID codes
C) PSI_L commands are forwarded to VDD core phase ICs
o In PVI Mode (VID1=1 upon Enable)
C) Single converter control for VDD with the VDDNB power stage in a high impedance state
C) AMD 6 bit parallel VID programs the VDD regulation voltage
VRRDY monitors output voltages, VRRDY will deassert if any output voltage is out of spec
0.5% overall system set point accuracy
Programmable Dynamic VID Slew Rates
Programmable VID Offset (VDD output only)
Programmable output impedance (VDD output only)
High speed error amplifiers with wide bandwidths of 30MHz and fast slew rates of 12V/us
Remote sense amplifiers provide differential sensing and require less than 50uA bias current
Programmable per phase switching frequency of 250kHz to 1.5MHz
Daisy-chain digital phase timing provides accurate phase interleaving without external components
Hiccup over current protection with delay during normal operation
Central over voltage detection and communication to phase ICs through the IIN (ISHARE) pin
OVP disabled during dynamic VID down transitions to prevent false triggering
Detection and protection of open remote sense lines
Gate Drive and IC bias linear regulator control with programmable output voltage and UVLO
Simplified VR Ready Output provides indication of proper operation and avoids false triggering
Thermally enhanced 40L MLPQ (6mm x 6mm) package
Over voltage signal to system with over voltage detection during powerup and normal operation
Page 1 of 46 10/30/2007
http://www.loq.com/
International
IEER Rectifier
ORDERING INFORMATION
IR3514
Device
Package
Order Quantity
lR3514MTRPBF
40 Lead MLPQ (6 x 6 mm body)
3000 per reel
* IR3514MPBF
40 Lead MLPQ (6 x 6 mm body)
100 piece strips
* Samples only
APPLICATION CIRCUIT
To VDDNB
Remote
VDDNB SENSE + D
\ VDDNB SENSE- D
12V = C] 12V To Powerstage
(21 C] VCCL Tophaselc
RWCLFBI RVCCLrsz l EVCCL VCCL 8t3ATE
-t, DRIVE BIAS
vacmnv I 1:
VR READY >
SVCNID3 D— c] PHSIN 3wreDigItal
Dasy ChainBus
SVDNID2 D— < PHSOUT mvooavoom
I/lOl D—el a co N Q .5 Q a N acl (:1 CLKOUT PhaseICs
n m n co a n CT co n "
E a a 2 i E d E 's 's
5 E E g P, d g g a 3
Wm =:-1sa)o 3 y 'g' y E d NC JD
VIDS D—zmns LGND "-y PowevSwing
VIDA D—3VID4 PSI_L " ROSE PSLL JndiCattrtoVDD
PWROK D—4 PWRDK RDsC/DVP -2'-cir-y Phasele
5 IR3514 m
ENABLE D— ENABLE VDRFI
CONTROL
6 JIN2 IINI i5
CSS/DEL27 IC 24 cssrnEu
chm mez $90Et2 $$t0ELI - RVDACI FCVDACI
" _rciiiid),- UDAC2 vnAcl 27 I I. (j ISHARE1 3wreAnalog
_ ROCSET2 e 22 R065" lf- I CmtroIEIus
- ocsm DCSEH -""-''/J'- -c:= VDAC1 toVDDPhase
—'° mun CM st; 3' i-', c-', _ mun 21 cm. = EAOUT1/ ms
Cl N S 5 J, 2 5 's _ L ll
a E , g , , , g E z A;
J I v o .9 5 00' cal o'
- - - _ _ - _ - "I N
Rum cum RF822 craz cm Rrelz RCPl com LoadLIne NTC
---H _----- _ -VV---uiN- ' RTHERMISTORI Thermistor,
CCP22 RFi)21 RFBll CCPIZ Locateclosetu
V00 Power Stage
C] VDD SENSE " Remote
= l/OO SENSE- Sense
VDAC2 Control Bus to
V00NB Phase
CI EAOUT2 W 3VWreAnakag
= ISHARE2
Page 2 of 46
Figure 1 - IR3514 Application Circuit
http://www.loq.com/
10/30/2007