DS92LV010ATMXNOPB ,Bus LVDS 3.3/5.0V Single Transceiver 8-SOIC -40 to 85features flow through which• ±100mV Receiver Sensitivityallows easy PCB routing for short stubs bet ..
DS92LV040ATLQA ,4 Channel Bus LVDS TransceiverElectrical CharacteristicsOver recommended operating supply voltage and temperature ranges unless o ..
DS92LV040ATLQA ,4 Channel Bus LVDS TransceiverApplications Information Section formore details.) n Product offered in 44 pin LLP (Leadless Leadfr ..
DS92LV0421SQ/NOPB ,10Features 3 DescriptionThe DS92LV042x chipset translates a Channel Link1• 5-Channel (4 Data + 1 Cloc ..
DS92LV090A ,9 Channel Bus LVDS TransceiverFeaturesn Bus LVDS SignalingThe DS92LV090A is one in a series of Bus LVDS transceiv-ers designed sp ..
DS92LV090ATVEH ,9 Channel Bus LVDS TransceiverFeaturesn Bus LVDS SignalingThe DS92LV090A is one in a series of Bus LVDS transceiv-ers designed sp ..
DS92LV010ATMX/NOPB-DS92LV010ATMXNOPB
Bus LVDS 3.3/5.0V Single Transceiver 8-SOIC -40 to 85
DS92LV010A
www.ti.com SNLS007E –MAY 1998–REVISED APRIL 2013
DS92LV010A Bus LVDS 3.3/5.0V Single Transceiver
Checkfor Samples: DS92LV010A
1FEATURES DESCRIPTIONThe DS92LV010Ais oneina seriesof transceivers
Bus LVDS Signaling (BLVDS) designed specifically for the high speed, low power
• Designed for Double Termination Applications proprietary bus backplane interfaces. The device
Balanced Output Impedance operates froma single 3.3V or 5.0V power supply
and includes one differential line driver and one
• Lite Bus Loading 5pF Typical receiver. To minimize bus loading the driver outputs
• Glitch Free Power Up/Down (Driver Disabled) and receiver inputs are internally connected. The
• 3.3Vor 5.0V Operation logic interface provides maximum flexibility as4
separate lines are provided (DIN, DE, RE, and
• ±1V Common Mode Range ROUT). The device also features flow through which
• ±100mV Receiver Sensitivity allows easy PCB routing for short stubs between the
• High Signaling Rate Capability (Above 100 bus pins and the connector. The driver has 10 mA
Mbps) drive capability, allowingit to drive heavily loaded
backplanes, with impedanceas lowas27 Ohms.
• Low Power CMOS Design Product Offeredin8 Lead SOIC Package The driver translates between TTL levels (single-
ended)to Low Voltage Differential Signaling levels.
• Industrial Temperature Range Operation This allows for high speed operation, while
consuming minimal power with reduced EMI. In
addition the differential signaling provides common
mode noise rejectionof ±1V.
The receiver threshold is ±100mV overa ±1V
common mode range and translates the low voltage
differential levelsto standard (CMOS/TTL) levels.
CONNECTION DIAGRAM
Figure1. SOIC Package
See Package Number D0008A