CD74HC174M96 ,High Speed CMOS Logic Hex D-Type Flip-Flops with ResetCD54HC174, CD74HC174,CD54HCT174, CD74HCT174Data sheet acquired from Harris SemiconductorSCHS159CHig ..
CD74HC175 ,High Speed CMOS Logic Quad D-Type Flip-Flops with ResetFeaturesLSTTL devices.• Common Clock and Asynchronous Reset on FourInformation at the D input is tr ..
CD74HC175E ,High Speed CMOS Logic Quad D-Type Flip-Flops with ResetMaximum Ratings Thermal InformationoDC Supply Voltage, V . . . . . . . . . . . . . . . . . . . . . ..
CD74HC190E ,High Speed CMOS Logic Presettable Synchronous BCD Decade Up/Down Counter/sc/package.Please be aware that an important notice concerning availability, standard warranty, an ..
CD74HC191 ,High Speed CMOS Logic Presettable Synchronous 4-Bit Binary Up/Down Counters ..
CD74HC191E ,High Speed CMOS Logic Presettable Synchronous 4-Bit Binary Up/Down Counterslogic diagramA B15114bCLK5D/U c11LOAD defghiLOAD LOADDATADATAT jQ T QCLKQCLKQFF0 FF1klmno4pCTEN32Q ..
CJD200 , SURFACE MOUNT COMPLEMENTARY SILICON POWER TRANSISTORS
CJD200 , SURFACE MOUNT COMPLEMENTARY SILICON POWER TRANSISTORS
CJD31C , SURFACE MOUNT COMPLEMENTARY SILICON POWER TRANSISTORS
CJD41C , SURFACE MOUNT COMPLEMENTARY SILICON POWER TRANSISTORS
CJS-1200TB1 , SLIDE SWITCHES(SMD)
CJU1117-1.8 , 1A LOW DROPOUT LINEAR REGULATOR
CD74HC174-CD74HC174E-CD74HC174M-CD74HC174M96
High Speed CMOS Logic Hex D-Type Flip-Flops with Reset
CD54HC174, CD74HC174, CD54HCT174, CD74HCT174 SCHS159C High-Speed CMOS Logic August 1997 - Revised October 2003 Hex D-Type Flip-Flop with Reset times is transferred to the Q output on the low to high Features transition of the CLOCK input. The MR input, when low, sets • Buffered Positive Edge Triggered Clock all outputs to a low state. • Asynchronous Common Reset [ /Title Each output can drive ten low power Schottky TTL equivalent loads. The ’HCT174 is functional as well as, pin (CD74 • Fanout (Over Temperature Range) compatible to the ’LS174. - Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads HC174 - Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads , Ordering Information o o • Wide Operating Temperature Range . . . -55 C to 125 C D74 C TEMP. RANGE HCT17 • Balanced Propagation Delay and Transition Times o PART NUMBER ( C) PACKAGE 4) • Significant Power Reduction Compared to LSTTL CD54HC174F3A -55 to 125 16 Ld CERDIP Logic ICs /Sub- ject • HC Types CD54HCT174F3A -55 to 125 16 Ld CERDIP - 2V to 6V Operation (High CD74HC174E -55 to 125 16 Ld PDIP - High Noise Immunity: N = 30%, N = 30% of V IL IH CC Speed at V = 5V CC CD74HC174M -55 to 125 16 Ld SOIC CMOS • HCT Types CD74HC174MT -55 to 125 16 Ld SOIC Logic - 4.5V to 5.5V Operation Hex D- CD74HC174M96 -55 to 125 16 Ld SOIC - Direct LSTTL Input Logic Compatibility, Type V = 0.8V (Max), V = 2V (Min) IL IH CD74HCT174E -55 to 125 16 Ld PDIP - CMOS Input Compatibility, I ≤ 1µA at V , V Flip- l OL OH CD74HCT174M -55 to 125 16 Ld SOIC Flop Description CD74HCT174MT -55 to 125 16 Ld SOIC The ’HC174 and ’HCT174 are edge triggered flip-flops which CD74HCT174M96 -55 to 125 16 Ld SOIC utilize silicon gate CMOS circuitry to implement D-type flip- flops. They possess low power and speeds comparable to low NOTE: When ordering, use the entire part number. The suffix 96 power Schottky TTL circuits. The devices contain six master- denotes tape and reel. The suffix T denotes a small-quantity reel of slave flip-flops with a common clock and common reset. 250. Data on the D input having the specified setup and hold Pinout CD54HC174, CD54HCT174 (CERDIP) CD74HC174, CD74HCT174 (PDIP, SOIC) TOP VIEW MR 1 16 V CC Q 2 15 Q 0 5 D 3 14 D 0 5 D 4 13 D 1 4 Q 5 12 Q 1 4 D 6 11 D 2 3 Q 7 10 Q 2 3 GND 8 9 CP CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures. Copyright © 2003, 1