Partno |
Mfg |
Dc |
Qty |
Available | Descript |
W971GG6JB-18 |
WINBOND |
N/a |
4432 |
|
|
W971GG6JB-25I , DLL aligns DQ and DQS transitions with clock, Auto Refresh and Self Refresh modes, Write Data Mask
W9751G6KB-25 , Double Data Rate architecture: two data transfers per clock cycle
W9812G2GB-75 , 1M × 4 BANKS × 32BITS SDRAM
W9812G2GH-6I , a high-speed synchronous dynamic random access memory (SDRAM), organized as 1,048,576 words × 4 banks × 32 bits
W9816G6BB-7 , 512K x 2 BANKS x 16 BITS SDRAM
X9258TS24 , Quad Digital Controlled Potentiometers (XDCP)
X9258TS24-2.7 , Quad Digital Controlled Potentiometers (XDCP)
X9258TS24I-2.7 , Quad Digital Controlled Potentiometers (XDCP)