IC Phoenix
 
Home ›  MM157 > MPC974,LOW VOLTAGE PLL CLOCK DRIVER
MPC974 Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
MPC974MOTN/a140avaiLOW VOLTAGE PLL CLOCK DRIVER


MPC974 ,LOW VOLTAGE PLL CLOCK DRIVERfeatures a separate feedback output which allowsfor a wide variety of input/output frequency multip ..
MPC974FA ,3.3V PLL clock driverfeatures a separate feedback output which allowsfor a wide variety of input/output frequency multip ..
MPC9772 ,3.3V/2.5V 1:12 LVCMOS PLL Clock GeneratorFunctional DescriptionThe MPC9772 utilizes PLL technology to frequency lock its outputs onto an inp ..
MPC9773 ,3.3V/2.5V 1:12 LVCMOS PLL Clock GeneratorFeatures• 1:12 PLL based low-voltage clock generator• 2.5V or 3.3V power supply• Internal power–on ..
MPC9773FA , 3.3 V 1:12 LVCMOS PLL Clock Generator
MPC9773FA , 3.3 V 1:12 LVCMOS PLL Clock Generator
MSP430F149IPMR ,16-Bit Ultra-Low-Power Microcontroller, 60 kB Flash, 2KB RAM, 12 bit ADC, 2 USARTs, HW multiplier     SLAS272F − JULY 2000 − REVISED JUNE 2004 ..
MSP430F149IPMRG4 ,16-Bit Ultra-Low-Power Microcontroller, 60 kB Flash, 2KB RAM, 12 bit ADC, 2 USARTs, HW multiplier     SLAS272F − JULY 2000 − REVISED JUNE 2004 ..
MSP430F149IRTDR ,16-Bit Ultra-Low-Power Microcontroller, 60 kB Flash, 2KB RAM, 12 bit ADC, 2 USARTs, HW multiplier     SLAS272F − JULY 2000 − REVISED JUNE 2004 ..
MSP430F155 ,16-bit Ultra-Low-Power MCU, 16kB Flash, 512B RAM 12-Bit ADC Dual 12-Bit DAC 2 USARTs I2C HW Mult DMAfeaturesa powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to ma ..
MSP430F155IPM ,16-bit Ultra-Low-Power MCU, 16kB Flash, 512B RAM, 12-Bit ADC, Dual 12-Bit DAC, USART, I2C, DMAMSP430F15x, MSP430F16x, MSP430F161xMIXED SIGNAL MICROCONTROLLERSLAS368G − OCTOBER 2002 − REVISED MA ..
MSP430F155IRTDR ,16-bit Ultra-Low-Power MCU, 16kB Flash, 512B RAM, 12-Bit ADC, Dual 12-Bit DAC, USART, I2C, DMA 64-VQFN -40 to 85MSP430F15x, MSP430F16x, MSP430F161xMIXED SIGNAL MICROCONTROLLERSLAS368G − OCTOBER 2002 − REVISED MA ..


MPC974
LOW VOLTAGE PLL CLOCK DRIVER
SEMICONDUCTOR TECHNICAL DATA -
The MPC974 is a fully integrated PLL based clock generator and clock
distribution chip which operates from a 3.3V supply. The MPC974 is
ideally suited for high speed, timing critical designs which need a high
level of clock fanout. The device features 15 high drive LVCMOS outputs,
each output has the capability of driving a 50Ω parallel terminated
transmission line or two 50Ω series terminated transmission lines on the
incident edge. Fully Integrated PLL Two Reference Clock Inputs for Redundant Clock Applications High Impedance Output Control Logic Enable on the Outputs 3.3V VCC Supply Output Frequency Configurable TQFP Packaging ±100ps Typical Cycle–to–Cycle Jitter
The MPC974 features 3 independent frequency programmable banks
of outputs. The frequency programmability offers the capability of
establishing output frequency relationships of 1:1, 2:1, 3:1, 3:2 and 3:2:1.
In addition, the device features a separate feedback output which allows
for a wide variety of input/output frequency multiplication alternatives.
The VCO_Sel pin provides an extended VCO lock range for added
flexibility and general purpose usage.
The TCLK0 and TCLK1 inputs provide a method for dynamically
switching the PLL between two different clock sources. The PLL has been
optimized to provide small deviations in output pulse width and well
controlled, slow transition back to lock when the inputs are switched
between two references that are equal in frequency but out of phase with
each other. This feature makes the MPC974 an ideal solution for fault
tolerant applications which require redundant clock sources.
All of the control pins are LVTTL/LVCMOS level inputs. The Fsel pins control the VCO divide ratios that are applied to the
various output banks and the feedback output. The MR input will reset the internal flip flops and place the outputs in high
impedance when driven LOW. The OE pin will force all of the outputs except the feedback output LOW to allow for acquiring
phase lock prior to providing clocks to the rest of the system. Note that the OE pin is not synchronized to the internal clock. As a
result, the initial pulse after de–assertion of the OE pin may be distorted. The PLL_En pin allows the PLL to be bypassed for
board level functional test. When bypassed the signal on the selected TCLK will be routed around the PLL and will drive the
internal dividers directly.
The MPC974 is packaged in the 52–lead TQFP package to provide optimum electrical performance as well as minimize board
space requirements. The device is specified for 3.3V VCC.
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED