IC Phoenix
 
Home ›  MM127 > MCM69R736AZP6,4M Late Write HSTL
MCM69R736AZP6 Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
MCM69R736AZP6MOTOROLAN/a10avai4M Late Write HSTL


MCM69R736AZP6 ,4M Late Write HSTL**Order this documentSEMICONDUCTOR TECHNICAL DATAby MCM69R736A/DMCM69R736AAdvance InformationMCM69R ..
MCM69R737AZP7 ,4M Late Write LVTTL**Order this documentSEMICONDUCTOR TECHNICAL DATAby MCM69R737A/DMCM69R737AAdvance InformationMCM69R ..
MCM69R737AZP8 ,4M Late Write LVTTL**Order this documentSEMICONDUCTOR TECHNICAL DATAby MCM69R737A/DMCM69R737AAdvance InformationMCM69R ..
MCM69R819AZP7 ,4M Late Write LVTTL**Order this documentSEMICONDUCTOR TECHNICAL DATAby MCM69R737A/DMCM69R737AAdvance InformationMCM69R ..
MCM69T618TQ5 ,64K x 18 Bit Synchronous Pipelined Cache Tag RAM**Order this documentby MCM69T618/DSEMICONDUCTOR TECHNICAL DATAMCM69T61864K x 18 Bit SynchronousPip ..
MCM7643APC ,V(cc): +7.0V; 650mA; 4096-bit programmable read only memoryElectrical Characteristics and ProgrammingProcedureq Simple, High-Speed Programming Procedure(1.0 S ..
MIC2150YML , 2-Phase Dual Output PWM Synchronous Buck Control IC
MIC2150YML , 2-Phase Dual Output PWM Synchronous Buck Control IC
MIC2151YML , 2-Phase Dual Output PWM Synchronous Buck Control IC
MIC2151YML , 2-Phase Dual Output PWM Synchronous Buck Control IC
MIC2155YML , Two-Phase, Single-Output, PWM Synchronous Buck Control IC
MIC2155YML , Two-Phase, Single-Output, PWM Synchronous Buck Control IC


MCM69R736AZP6
4M Late Write HSTL
Advance Information
4M Late Write HSTL

The MCM69R736A/818A is a 4 megabit synchronous late write fast static RAM
designed to provide high performance in secondary cache and ATM switch,
Telecom, and other high speed memory applications. The MCM69R818A
organized as 256K words by 18 bits, and the MCM69R736A organized as 128K
words by 36 bits wide are fabricated in Motorola’s high performance silicon gate
BiCMOS technology.
The differential CK clock inputs control the timing of read/write operations of
the RAM. At the rising edge of the CK clock all addresses, write enables, and
synchronous selects are registered. An internal buffer and special logic enable
the memory to accept write data on the rising edge of the CK clock a cycle after
address and control signals. Read data is driven on the rising edge of the CK
clock also.
The RAM uses HSTL inputs and outputs. The adjustable input trip – point (Vref)
and output voltage (VDDQ) gives the system designer greater flexibility in
optimizing system performance.
The synchronous write and byte enables allow writing to individual bytes or the
entire word.
The impedance of the output buffers is programmable allowing the outputs to
match the impedance of the circuit traces which reduces signal reflections. Byte Write Control Single 3.3 V +10%, – 5% Operation HSTL – I/O (JEDEC Standard JESD8–6 Class I Compatible) HSTL – User Selectable Input Trip–Point HSTL – Compatible Programmable Impedance Output Drivers Register to Register Synchronous Operation Asynchronous Output Enable Boundary Scan (JTAG) IEEE 1149.1 Compatible Differential Clock Inputs Optional x 18 or x 36 organization MCM69R736A/818A–5 = 5 ns
MCM69R736A/818A–6 = 6 ns
MCM69R736A/818A–7 = 7 ns
MCM69R736A/818A–8 = 8 ns Sleep Mode Operation (ZZ Pin) 119 Bump, 50 mil (1.27 mm) Pitch, 14 mm x 22 mm Plastic Ball Grid Array
(PBGA) Package
Order this document
by MCM69R736A/D
-
SEMICONDUCTOR TECHNICAL DATA
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED