IC Phoenix
 
Home ›  MM95 > MC100EP131FA,3.3V / 5V ECL Quad D Flip Flop with Set, Reset, and Differential Clock
MC100EP131FA Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
MC100EP131FAMOTN/a25avai3.3V / 5V ECL Quad D Flip Flop with Set, Reset, and Differential Clock


MC100EP131FA ,3.3V / 5V ECL Quad D Flip Flop with Set, Reset, and Differential Clock3MC10EP131, MC100EP13110EP DC CHARACTERISTICS, PECL V = 3.3 V, V = 0 V (Note 3)CC EE−40°C 25°C 85°C ..
MC100EP139 ,3.3V / 5V ECL ÷2/4, ÷4/5/6 Clock Generation Chiplogic diagram. It is unnecessary to include an ESD or8−Lead TSSOP 24package model for the V pins of ..
MC100EP139DT ,3.3V / 5V ECL ÷2/4, ÷4/5/6 Clock Generation Chip2AN1672/DSection 1: Translation Between Differently Supplied ECL Drivers and ReceiversTable 3. Tran ..
MC100EP139DWR2 ,3.3V / 5V ECL ÷2/4, ÷4/5/6 Clock Generation Chip
MC100EP139DWR2 ,3.3V / 5V ECL ÷2/4, ÷4/5/6 Clock Generation Chip
MC100EP140D ,3.3V ECL Phase-Frequency DetectorPrepared by: Paul ShockmanON SemiconductorAPPLICATION NOTEObjectiveGeneral BackgroundThis applicati ..
MC33074DR2G , Single Supply 3.0 V to 44 V Operational Amplifiers
MC33074DR2G , Single Supply 3.0 V to 44 V Operational Amplifiers
MC33074DTBR2G , Single Supply 3.0 V to 44 V Operational Amplifiers
MC33074L ,V(cc): +44V; high slew rate, wide bandwidth, single supply operational amplifierMAXIMUM RATINGSRating Symbol Value UnitSupply Voltage (from VEE to VCC) Vs +44 VInput Differential ..
MC33074P ,HIGH BANDWIDTH SINGLE SUPPLY OPERATIONAL AMPLIFIERSMAXIMUM RATINGSRating Symbol Value UnitSupply Voltage (from V to V ) V +44 VEE CC SInput Differenti ..
MC33074PG , Single Supply 3.0 V to 44 V Operational Amplifiers


MC100EP131FA
3.3V / 5V ECL Quad D Flip Flop with Set, Reset, and Differential Clock
MC10EP131, MC100EP131
3.3V / 5V�ECL Quad D
Flip-Flop with Set, Reset,
and Differential Clock
The MC10/100EP131 is a Quad Master−slaved D flip−flop with
common set and separate resets. The device is an expansion of the
E131 with differential common clock and individual clock enables.
With AC performance faster than the E131 device, the EP131 is ideal
for applications requiring the fastest AC performance available.
Each flip−flop may be clocked separately by holding Common
Clock (CC) LOW and CC HIGH, then using the differential Clock
Enable inputs for clocking (C0−3, C0−3).
Common clocking is achieved by holding the differential inputs
C0−3 LOW and C0−3 HIGH while using the differential Common
Clock (CC) to clock all four flip−flops. When left floating open, any
differential input will disable operation due to input pulldown resistors
forcing an output default state.
Individual asynchronous resets (R0−3) and an asynchronous set
(SET) are provided.
Data enters the master when both CC and C0−3 are LOW, and
transfers to the slave when either CC or C0−3 (or both) go HIGH.
The 100 Series contains temperature compensation. 460 ps Typical Propagation Delay Maximum Frequency > 3 GHz Typical Differential Individual and Common Clocks Individual Asynchronous Resets Asynchronous Set PECL Mode Operating Range: VCC = 3.0 V to 5.5 V
with VEE = 0 V NECL Mode Operating Range: VCC = 0 V
with VEE = −3.0 V to −5.5 V Open Input Default State Safety Clamp on Inputs Q Output Will Default LOW with Inputs Open or at VEE
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED