IC Phoenix
 
Home ›  MM3 > M2764A,NND
M2764A Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
M2764AN/a49avaiNND


M2764A ,NNDM2764ANMOS 64 Kbit (8Kb x 8) UV EPROMNOT FOR NEW DESIGN

M2764A
NND
1/10
NOT FOR NEW DESIGN

November 2000
M2764A

NMOS 64 Kbit (8Kb x 8) UV EPROM FAST ACCESS TIME: 180ns EXTENDED TEMPERATURE RANGE SINGLE 5V SUPPLY VOLTAGE LOW STANDBY CURRENT: 35mA max TTL COMPATIBLE DURING READ and
PROGRAM FAST PROGRAMMING ALGORITHM ELECTRONIC SIGNATURE PROGRAMMING VOLTAGE: 12V
DESCRIPTION

The M2764A is a 65,536 bit UV erasable and elec-
trically programmable memory EPROM. It is orga-
nized as 8,192 words by 8 bits.
The M27C64A is housed in a 28 pin Window Ce-
ramic Frit-Seal Dual-in-Line package. The trans-
parent lid allows the user to expose the chip to
ultraviolet light to erase the bit pattern. A new pat-
tern can then be written to the device by following
the programming procedure.
Figure 2. DIP Pin Connections
Warning: NC = Not Connected.
Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause

permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those
indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods
may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
Table 2. Absolute Maximum Ratings
DEVICE OPERATION

The seven modes of operations of the M2764A are
listed in the Operating Modes table. A single 5V
power supply is required in the read mode. All
inputs are TTL levels except for VPP and 12V on A9
for Electronic Signature.
Read Mode

The M2764A has two control functions, both of
which must be logically satisfied in order to obtain
data at the outputs. Chip Enable (E) is the power
control and should be used for device selection.
Output Enable (G) is the output control and should
be used to gate data to the output pins, inde-
pendent of device selection.
Assuming that the addresses are stable, address
access time (tAVQV) is equal to the delay from E to
output (tELQV). Data is available at the outputs after
the falling edge of G, assuming that E has been low
and the addresses have been stable for at least
tAVQV-tGLQV.
Standby Mode

The M2764A has a standby mode which reduces
the maximum active power current from 75mA to
35mA. The M2764A is placed in the standby mode
by applying a TTL high signal to the E input. When
in the standby mode, the outputs are in a high
impedance state, independent of the G input.
Two Line Output Control

Because EPROMs are usually used in larger mem-
ory arrays, the product features a 2 line control
function which accommodates the use of multiple
memory connection. The two line control function
allows : the lowest possible memory power dissipation, complete assurance that output bus contention
will not occur.
M2764A
For the most efficient use of these two control lines, should be decoded and used as the primary
device selecting function, while G should be made
a common connection to all devices in the array
and connected to the READ line from the system
control bus.
This ensures that all deselected memory devices
are in their low power standby mode and that the
output pins are only active when data is desired
from a particular memory device.
System Considerations

The power switching characteristics of fast
EPROMs require careful decoupling of the devices.
The supply current, ICC, has three segments that
are of interest to the system designer: the standby
current level, the active current level, and transient
current peaks that are produced by the falling and
rising edges of E. The magnitude of the transient
current peaks is dependent on the capacitive and
inductive loading of the device at the output. The
associated transient voltage peaks can be sup-
pressed by complying with the two line output
control and by properly selected decoupling ca-
pacitors. It is recommended that a 1μF ceramic
capacitor be used on every device between VCC
and VSS. This should be a high frequency capacitor
of low inherent inductance and should be placed
as close to the device as possible. In addition, a
4.7μF bulk electrolytic capacitor should be used
between VCC and VSS for every eight devices. The
bulk capacitor should be located near the power
supply connection point. The purpose of the bulk
capacitor is to overcome the voltage drop caused
by the inductive effects of PCB traces.
Programming

When delivered (and after each erasure for UV
EPROM), all bits of the M2764A are in the “1" state.
Data is introduced by selectively programming ”0s"
into the desired bit locations. Although only “0s” will
be programmed, both “1s” and “0s” can be present
in the data word. The only way to change a “0" to
a ”1" is by ultraviolet light erasure.
The M2764A is in the programming mode when
VPP input is at 12.5V and E and P are at TTL low.
The data to be programmed is applied, 8 bits in
parallel, to the data output pins. The levels required
for the address and data inputs are TTL.
Fast Programming Algorithm

Fast Programming Algorithm rapidly programs
M2764A EPROMs using an efficient and reliable
method suited to the production programming en-
vironment. Programming reliability is also ensured
as the incremental program margin of each byte is
continually monitored to determine when it has
Note: X = VIH or VIL, VID = 12V ± 0.5%.
Table 3. Operating Modes
Table 4. Electronic Signature
DEVICE OPERATION (cont’d)
M2764A

3/10
Figure 3. AC Testing Input Output Waveforms
Input Rise and Fall Times ≤ 20ns
Input Pulse Voltages 0.45V to 2.4V
Input and Output Timing Ref. Voltages 0.8V to 2.0V
AC MEASUREMENT CONDITIONS
Figure 4. AC Testing Load Circuit

Note that Output Hi-Z is defined as the point where data
is no longer driven.
Note:
1. Sampled only, not 100% tested.
Table 5. Capacitance (1)
(TA = 25 °C, f = 1 MHz )
Figure 5. Read Mode AC Waveforms
M2764A
Table 7A. Read Mode AC Characteristics (1)
(TA = 0 to 70 °C or –40 to 85 °C; VCC = 5V ± 5% or 5V ± 10%; VPP = VCC)
Note:
1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
Table 6. Read Mode DC Characteristics (1)

(TA = 0 to 70 °C or –40 to 85 °C; VCC = 5V ± 5% or 5V ± 10%; VPP = VCC)
Notes:
1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP. Sampled only, not 100% tested.
Table 7B. Read Mode AC Characteristics (1)

(TA = 0 to 70 °C or –40 to 85 °C; VCC = 5V ± 5% or 5V ± 10%; VPP = VCC)
M2764A

5/10
Note: 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
Table 8. Programming Mode DC Characteristics (1)

(TA = 25 °C; VCC = 6V ± 0.25V; VPP = 12.5V ± 0.3V)
Notes: 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.

2. The Initial Program Pulse width tolerance is 1 ms ± 5%.
3. The length of the Over-program Pulse varies from 2.85 ms to 78.95 ms, depending of the multiplication value of the iteration counter.
4. Sampled only, not 100% tested.
Table 9. Programming Mode AC Characteristics (1)

(TA = 25 °C; VCC = 6V ± 0.25V; VPP = 12.5V ± 0.3V)
M2764A
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED