IC Phoenix
 
Home ›  HH35 > HYB25D256160BT-6-HYB25D256160BT-7-HYB25D256400BT-7-HYB25D256800BT-6,DDR SDRAM Components
HYB25D256160BT-6-HYB25D256160BT-7-HYB25D256400BT-7-HYB25D256800BT-6 Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
HYB25D256160BT-6 |HYB25D256160BT6QimondaN/a130avaiDDR SDRAM Components
HYB25D256160BT-7 |HYB25D256160BT7INFINEONN/a20avaiDDR SDRAM Components
HYB25D256400BT-7 |HYB25D256400BT7INFINEOEN/a57avaiDDR SDRAM Components
HYB25D256800BT-6 |HYB25D256800BT6INFINEONN/a1484avaiDDR SDRAM Components


HYB25D256800BT-6 ,DDR SDRAM Components HYB25D256[400/800/160]B[T/C](L) 256-Mbit Double Data Rate SDRAM, Die Rev. BData Sheet Jan. 2003, V ..
HYB25D256800BT-7 ,256 Mbit Double Data Rate SDRAMData Sheet, Rev. 1.2, Feb. 2004HYB25D256400B[T/C](L)HYB25D256800B[T/C](L)HYB25D256160B[T/C](L) 256 ..
HYB25D256800BT-7 ,256 Mbit Double Data Rate SDRAMData Sheet, Rev. 1.2, Feb. 2004HYB25D256400B[T/C](L)HYB25D256800B[T/C](L)HYB25D256160B[T/C](L) 256 ..
HYB25D256800CE-5 ,DDR SDRAM ComponentsData Sheet, Rev. 1.11, Feb. 2004HYB25D256[40/80/16]0CE(L)HYB25D256[40/80/16]0C[C/F] 256 Mbit Double ..
HYB25D256800CE-6 ,DDR SDRAM ComponentsData Sheet, Rev. 1.11, Feb. 2004HYB25D256[40/80/16]0CE(L)HYB25D256[40/80/16]0C[C/F] 256 Mbit Double ..
HYB25D256800CEL-6 ,DDR SDRAM ComponentsData Sheet, Rev. 1.11, Feb. 2004HYB25D256[40/80/16]0CE(L)HYB25D256[40/80/16]0C[C/F] 256 Mbit Double ..
ICS9DB306BLLFT , PCI Express, Jitter Attenuator
ICS9DB306BLLFT , PCI Express, Jitter Attenuator
ICS9DB401CFLFT , Four Output Differential Buffer for PCI Express
ICS9DB401CFLFT , Four Output Differential Buffer for PCI Express
ICS9DB801CFLFT , Eight Output Differential Buffer for PCI Express (50-200MHz)
ICS9LPRS511EGLF , Low Power Programmable Timing Control Hub™ for P4™ processor


HYB25D256160BT-6-HYB25D256160BT-7-HYB25D256400BT-7-HYB25D256800BT-6
DDR SDRAM Components
HYB25D256[400/800/160]B[T/C](L)
256-Mbit Double Data Rate SDRAM, Die Rev. B
Data Sheet Jan. 2003, V1.1
Features
Double data rate architecture: two data transfers
per clock cycleBidirectional data strobe (DQS) is transmitted
and received with data, to be used in capturing
data at the receiverDQS is edge-aligned with data for reads and is
center-aligned with data for writesDifferential clock inputs (CK and CK)Four internal banks for concurrent operationData mask (DM) for write dataDLL aligns DQ and DQS transitions with CK
transitionsCommands entered on each positive CK edge;
data and data mask referenced to both edges of
DQSBurst Lengths: 2, 4, or 8CAS Latency: (1.5), 2, 2.5, (3)Auto Precharge option for each burst accessAuto Refresh and Self Refresh Modes
•7.8�s Maximum Average Periodic Refresh
Interval (8K refresh)2.5V (SSTL_2 compatible) I/ODDQ = 2.5V ± 0.2V / VDD = 2.5V ± 0.2VTSOP66 package60 balls BGA w/ 3 depop rows (“chipsize pack-
age”) 12 mm x 8 mm.
Description

The 256Mb DDR SDRAM is a high-speed CMOS,
dynamic random-access memory containing 268,435,456
bits. It is internally configured as a quad-bank DRAM.
The 256Mb DDR SDRAM uses a double-data-rate archi-
tecture to achieve high-speed operation. The double data
rate architecture is essentially a 2n prefetch architecture
with an interface designed to transfer two data words per
clock cycle at the I/O pins. A single read or write access
for the 256Mb DDR SDRAM effectively consists of a sin-
gle 2n-bit wide, one clock cycle data transfer at the inter-
nal DRAM core and two corresponding n-bit wide, one-
half-clock-cycle data transfers at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver.
DQS is a strobe transmitted by the DDR SDRAM during
Reads and by the memory controller during Writes. DQS
is edge-aligned with data for Reads and center-aligned
with data for Writes.
The 256Mb DDR SDRAM operates from a differential
clock (CK and CK; the crossing of CK going HIGH and CK
going LOW is referred to as the positive edge of CK).
Commands (address and control signals) are registered at
every positive edge of CK. Input data is registered on both
edges of DQS, and output data is referenced to both
edges of DQS, as well as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst
oriented; accesses start at a selected location and con-
tinue for a programmed number of locations in a pro-
grammed sequence. Accesses begin with the registration
of an Active command, which is then followed by a Read
or Write command. The address bits registered coincident
with the Active command are used to select the bank and
row to be accessed. The address bits registered coinci-
dent with the Read or Write command are used to select
the bank and the starting column location for the burst
access.
The DDR SDRAM provides for programmable Read or
Write burst lengths of 2, 4 or 8 locations. An Auto Pre-
charge function may be enabled to provide a self-timed
row precharge that is initiated at the end of the burst
access.
As with standard SDRAMs, the pipelined, multibank archi-
tecture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row
precharge and activation time.
An auto refresh mode is provided along with a power-sav-
ing power-down mode. All inputs are compatible with the
JEDEC Standard for SSTL_2. All outputs are SSTL_2,
Class II compatible.
Note: The functionality described and the timing specifi-

cations included in this data sheet are for the DLL Enabled
mode of operation.
CAS Latency and Frequency
HYB25D256[400/800/160]B[T/C](L)
256-Mbit Double Data Rate SDRAM, Die Rev. B
Ordering Information

a. HYB: designator for memory components
25D: DDR-I SDRAMs at Vddq=2.5V
256: 256Mb density
400/800/160: Product variations x4, x8 and x16
B: Die revision B
C/T: Package type FBGA and TSOP
L: Low power version (optional) - these components are specifically selected for low IDD6 Self Refresh currents
-5/6/7/7F/8: speed grade - see table
HYB25D256[400/800/160]B[T/C](L)
256-Mbit Double Data Rate SDRAM, Die Rev. B
Pin Configuration (TSOP66)
HYB25D256[400/800/160]B[T/C](L)
256-Mbit Double Data Rate SDRAM, Die Rev. B
Pin Configuration (FBGA)

Top View (see the balls through the package)
123789123789AABBCCDDEEFFGWEGWEHHJJKKLLMM
( x 4 )( x8 )

123789ABCDEFGWEHJKLM
( x 16 )
HYB25D256[400/800/160]B[T/C](L)
256-Mbit Double Data Rate SDRAM, Die Rev. B
Input/Output Functional Description
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED