IC Phoenix
 
Home ›  DD33 > DS8023,Smart Card Interface
DS8023 Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
DS8023DALLAS ?N/a17avaiSmart Card Interface


DS8023 ,Smart Card Interfaceapplications. The♦ ±8kV (min) ESD (IEC) Protection on Card InterfaceDS8023 supports 5V, 3V, and 1.8 ..
DS8024 ,Smart Card InterfaceApplications requiring support for 1.8V smart cards or5.0V ±5%, 80mA (max)requiring low power shoul ..
DS80C310 ,High-Speed Microapplications will see a speed improvement of 2.5 times using the same code and the same crystal. Th ..
DS80C310-ECG ,High-Speed MicroFEATURES PACKAGE OUTLINE 80C32-compatible- 8051 pin- and instruction set-compatible- Full duplex s ..
DS80C310-ECG ,High-Speed MicroBLOCK DIAGRAM Figure 12 of 23DS87C520/DS83C520
DS80C310FCG ,High-Speed Microcontrollerfeatures a redesigned processor core without wasted clock and memory cycles. As a result, it execut ..
ECH8401 ,Medium Output MOSFETsAbsolute Maximum Ratings at Ta=25°CParameter Symbol Conditions Ratings UnitDrain-to-Source Voltage ..
ECH8402 ,Medium Output MOSFETsAbsolute Maximum Ratings at Ta=25°CParameter Symbol Conditions Ratings UnitDrain-to-Source Voltage ..
ECH8402 ,Medium Output MOSFETsOrdering number : ENN8148 ECH8402N-Channel Silicon MOSFETGeneral-Purpose Switching DeviceECH8402App ..
ECH8410 ,N-Channel Power MOSFET, 30V, 12A, 10mOhm, Single ECH8Maximum RatingsParameter Symbol Conditions Ratings UnitDrain-to-Source Voltage V 30 VDSSGate-to-Sou ..
ECH8601 ,Nch+NchAbsolute Maximum Ratings at Ta=25°CParameter Symbol Conditions Ratings UnitDrain-to-Source Voltage ..
ECH8604 ,N CHANNEL MOS SILICON TRANSISTOR


DS8023
Smart Card Interface
DS8023
Smart Card Interface

General Description

The DS8023 smart card interface IC is a low-cost, low-
power, analog front-end for a smart card reader designed
for all ISO 7816, EMV*, and GSM11-11 applications. The
DS8023 supports 5V, 3V, and 1.8V smart cards, and pro-
vides an option for ultra-low stop-mode power consump-
tion. The DS8023 is available in 28-pin TSSOP and SO
packages, and can often be used as a replacement for
the TDA8024 with little or no application changes.
The DS8023 is designed to interface between a system
microcontroller and the smart card interface, providing
all power supply, protection, and level shifting required
for IC card applications.
Applications

Set-Top Box Conditional Access
Access Control
Banking Applications
POS Terminals
Debit/Credit Payment Terminals
PIN Pads
Automated Teller Machines
Telecommunications
Pay/Premium Television
Features
Analog Interface and Level Shifting for IC Card
Communication
±8kV (min) ESD (IEC) Protection on Card Interface
Pins
Ultra-Low Stop-Mode Current, Less Than 10nA (typ)Internal IC Card-Supply Voltage Generation
5.0V ±5%, 80mA (max)
3.0V ±8%, 65mA (max)
1.8V ±10%, 30mA (max)
Automatic Card Activation and Deactivation
Controlled by Dedicated Internal Sequencer
I/O Lines from Host Directly Level Shifted for
Smart Card Communication
Flexible Card Clock Generation, Supporting
External Crystal Frequency Divided by 1, 2, 4, or 8
High-Current/Short-Circuit and High-Temperature
Protection
Ordering Information
Note:
Contact the factory for availability of other variants and
package options.
+Denotes a lead(Pb)-free/RoHS-compliant package.
*EMV is a trademark owned by EMVCo LLC. EMV Level 1 library and hardware reference design available. Contact factory for details.
Note:
Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be
PARTTEMP RANGEPIN-PACKAGE

DS8023-RJX+ -40°C to +85°C 28 TSSOP
DS8023-RRX+ -40°C to +85°C 28 SO
Selector Guide appears at end of data sheet.

PGND
AUX2IN
AUX1IN
I/OIN
XTAL2
TOP VIEW
DS8023
XTAL1
OFF
GNDVDDRSTINCMDVCC1_8VVCCRSTCLK
5V/3V
CLKDIV2
CLKDIV1
CP1
VDDA
VUP
PRES
PRES
I/O
AUX2
AUX1CGND
CP2
SO/TSSOP
Pin Configuration
DS8023
Smart Card Interface
ABSOLUTE MAXIMUM RATINGS
RECOMMENDED DC OPERATING CONDITIONS

(VDD= +3.3V, VDDA= +5.0V, TA= +25°C, unless otherwise noted.) (Note 1)
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect device reliability.
Voltage Range on VDDRelative to GND...............-0.5V to +6.5V
Voltage Range on VDDARelative to PGND...........-0.5V to +6.5V
Voltage Range on CP1, CP2, and VUP
Relative to PGND...............................................-0.5V to +7.5V
Voltage Range on All Other Pins
Relative to GND......................................-0.5V to (VDD+ 0.5V)
Maximum Junction Temperature.....................................+125°C
Maximum Power Dissipation (TA= -40°C to +85°C).......700mW
Storage Temperature Range.............................-55°C to +150°C
Soldering Temperature.........Refer to the IPC/JEDEC J-STD-020
Specification.
PARAMETERSYMBOLCONDITIONSMINTYPMAXUNITS
POWER SUPPLY

Digital Supply Voltage VDD 2.7 6.0 V
VCC = 5V, |ICC| < 80mA 4.0 6.0 Card-Voltage-Generator Supply Voltage VDDAVCC = 5V, |ICC| < 30mA 3.0 6.0 V
VTH2 Threshold voltage (falling) 2.30 2.45 2.60 V Reset Voltage Thresholds
VHYS2 Hysteresis 50 100 150 mV
CURRENT CONSUMPTION

Active VDD Current 5V Cards
(Including 80mA Draw from 5V Card) IDD_50VICC = 80mA, fXTAL = 20MHz,
fCLK = 10MHz, VDDA = 5.0V 215 mA
Active VDD Current 5V Cards
(Current Consumed by DS8023 Only) IDD_ICICC = 80mA, fXTAL = 20MHz,
fCLK = 10MHz, VDDA = 5.0V (Note 2) 135 mA
Active VDD Current 3V Cards
(Including 65mA Draw from 3V Card) IDD_30VICC = 65mA, fXTAL = 20MHz,
fCLK = 10MHz, VDDA = 5.0V 100 mA
Active VDD Current 3V Cards
(Current Consumed by DS8023 Only) IDD_ICICC = 65mA, fXTAL = 20MHz,
fCLK = 10MHz, VDDA = 5.0V (Note 2) 35 mA
Active VDD Current 1.8V Cards
(Including 30mA Draw from 1.8V Card) IDD_18VICC = 30mA, fXTAL = 20MHz,
fCLK = 10MHz, VDDA = 5.0V 70 mA
Active VDD Current 1.8V Cards
(Current Consumed by DS8023 Only) IDD_ICICC = 30mA, fXTAL = 20MHz,
fCLK = 10MHz, VDDA = 5.0V (Note 2) 35 mA
Inactive-Mode Current IDD Card inactive 500 μA
Stop-Mode Current IDD_STOPDS8023 in ultra-low-power stop
mode (Note 3) 10 nA
CLOCK SOURCE

Crystal Frequency fXTAL External crystal 0 20 MHz
fXTAL1 0 20 MHz
VIL_XTAL1 -0.3 0.3 x
VDDXTAL1 Operating Conditions
VIH_XTAL10.7 x
VDD
VDD +
0.3
External Capacitance for Crystal CXTAL1,
CXTAL2 15 pF
Internal Oscillator fINT 2.7 MHz
DS8023
Smart Card Interface
RECOMMENDED DC OPERATING CONDITIONS (continued)

(VDD= +3.3V, VDDA= +5.0V, TA= +25°C, unless otherwise noted.) (Note 1)
PARAMETERSYMBOLCONDITIONSMINTYPMAXUNITS
SHUTDOWN TEMPERATURE

Shutdown Temperature TSD +150 °C
RST PIN

Output Low Voltage VOL_RST1 IOL_RST = 1mA 0 0.3 V Card-Inactive Mode
Output Current IOL_RST1 VO_LRST = 0V 0 -1 mA
Output Low Voltage VOL_RST2 IOL_RST = 200μA 0 0.3 V
Output High
Voltage VOH_RST2 IOH_RST = -200μA VCC -
0.5 VCC V
Rise Time tR_RST CL= 30pF 0.1 μs
Fall Time tF_RST CL= 30pF 0.1 μs
Shutdown Current
Threshold IRST(SD) -20 mA
Current Limitation IRST(LIMIT) -20 +20 mA
Card-Active Mode
RSTIN to RST Delay tD(RSTIN-RST) 2 μs
CLK PIN

Output Low Voltage VOL_CLK1 IOLCLK = 1mA 0 0.3 V Card-Inactive Mode
Output Current IOL_CLK1 VOLCLK = 0V 0 -1 mA
Output Low Voltage VOL_CLK2 IOLCLK = 200μA 0 0.3 V
Output High
Voltage VOH_CLK2 IOHCLK = -200μA VCC -
0.5 VCC V
Rise Time tR_CLK CL= 30pF (Note 4) 8 ns
Fall Time tF_CLK CL= 30pF (Note 4) 8 ns
Current Limitation ICLK(LIMIT) -70 +70 mA
Clock Frequency fCLK Operational 0 10 MHz
Duty Factor  CL= 30pF 45 55 %
Card-Active Mode
Slew Rate SR CL= 30pF 0.2 V/ns
VCC PIN

Output Low Voltage VCC1 ICC = 1mA 0 0.3 V Card-Inactive Mode Output Current ICC1 VCC = 0V 0 -1 mA
ICC(5V) < 80mA 4.75 5.00 5.25
ICC(3V) < 65mA 2.78 3.00 3.22
ICC(1.8V) < 30mA 1.65 1.8 1.95
5V card: current pulses of 40nC
with I < 200mA, t < 400ns,
f < 20MHz
4.6 5.4
3V card: current pulses of 24nC
with I < 200mA, t < 400ns,
f < 20MHz
2.75 3.25
Card-Active Mode Output Low Voltage VCC2
1.8V card: current pulses of 12nC
with I < 200mA, t < 400ns,
f < 20MHz
1.62 1.98
DS8023
Smart Card Interface
RECOMMENDED DC OPERATING CONDITIONS (continued)

(VDD= +3.3V, VDDA= +5.0V, TA= +25°C, unless otherwise noted.) (Note 1)
PARAMETERSYMBOLCONDITIONSMINTYPMAXUNITS

VCC(5V) = 0 to 5V -80
VCC(3V) = 0 to 3V -65 Output Current ICC2
VCC(1.8V) = 0 to 1.8V -30
mA
Shutdown Current
Threshold ICC(SD) 120 mA
Card-Active Mode
Slew Rate VCCSR Up/down, C < 300nF (Note 5) 0.05 0.16 0.22 V/μs
DATA LINES (I/O AND I/OIN)

I/O  I/OINFalling Edge Delay tD(IO-IOIN) 200 ns
Pullup Pulse Active Time tPU 100 ns
Maximum Frequency fIOMAX 1 MHz
Input Capacitance CI 10 pF
I/O, AUX1, AUX2 PINS

Output Low VoltageVOL_IO1 IOL_IO = 1mA0 0.3 V
Output Current IOL_IO1 VOL_IO = 0V 0 -1 mA Card-Inactive Mode
Internal Pullup
Resistor RPU_IO To VCC 7 11 15 k
Output Low VoltageVOL_IO2 IOL_IO = 1mA 0 0.3V
Output High
Voltage VOH_IO2 IOH_IO = < -40μA (3V/5V) 0.75 x VCC VCC V
Output Rise/Fall
Time tOT CL= 30pF (Note 3) 0.1 μs
Input Low Voltage VIL_IO -0.3 +0.8
Input High Voltage VIH_IO 1.5 VCCV
Input Low Current IIL_IO VIL_IO = 0V 700 μA
Input High Current IIH_IO VIH_IO = VCC 20 μA
Input Rise/Fall Time tIT 1.2 μs
Current Limitation IIO(LIMIT) CL= 30pF -15 +15 mA
Card-Active Mode
Current When
Pullup Active IPU CL= 80pF, VOH = 0.9 x VDD -1 mA
I/OIN, AUX1IN, AUX2IN PINS

Output Low Voltage VOL IOL = 1mA 0 0.3 V
No load 0.9 x
VDD
VDD +
0.1 Output High Voltage VOH
IOH < -40μA 0.75 x
VDD
VDD +
0.1
Output Rise/Fall Time tOT CL= 30pF, 10% to 90% 0.1 μs
Input Low Voltage VIL -0.3 0.3 x
VDDV
Input High Voltage VIH0.7 x
VDD
VDD +
0.3 V
DS8023
Smart Card Interface
RECOMMENDED DC OPERATING CONDITIONS (continued)

(VDD= +3.3V, VDDA= +5.0V, TA= +25°C, unless otherwise noted.) (Note 1)
PARAMETERSYMBOLCONDITIONSMINTYPMAXUNITS

Input Low Current IIL_IO VIL = 0V 600 μA
Input High Current IIH_IO VIH = VDD 10 μA
Input Rise/Fall Time tIT VIL to VIH 1.2 μs
Integrated Pullup Resistor RPU Pullup to VDD 7 11 15 k
Current When Pullup Active IPU CL= 30pF, VOH = 0.9 x VDD -1 mA
CONTROL PINS (CLKDIV1, CLKDIV2, CMDVCC, RSTIN, 5V/3V)

Input Low Voltage VIL -0.3 0.3 x
VDDV
Input High Voltage VIH0.7 x
VDD
VDD +
0.3 V
Input Low Current IIL_IO 0 < VIL < VDD 5 μA
Input High Current IIH_IO 0 < VIH < VDD 5 μA
INTERRUPT OUTPUT PIN (OFF)

Output Low Voltage VOL IOL = 2mA 0 0.3 V
Output High Voltage VOH IOH = -15μA 0.75 x
VDD V
Integrated Pullup Resistor RPU Pullup to VDD 15 24 33 k
PRES, PRES PINS

Input Low Voltage VIL_PRES 0.3 x
VDDV
Input High Voltage VIH_PRES 0.7 x
VDD V
Input Low Current IIL_PRES VIL_PRES = 0V 5 μA
Input High Current IIH_PRES VIH_PRES = VDD 5 μA
TIMING

Activation Time tACT 160 μs
Deactivation Time tDEACT 80 μs
Window Start t3 95 CLK to Card Start
Time Window End t5 160 μs
PRES/PRES Debounce Time tDEBOUNCE 8 ms
Note 1:
Operation guaranteed at TA= -40°C and TA= +85°C, but not tested.
Note 2:
IDD_ICmeasures the amount of current used by the DS8023 to provide the smart card current minus the load.
Note 3:
Stop mode is enabled by setting CMDVCC, 5V/3V, and 1_8V to logic-high.
Note 4:
Parameters are guaranteed to meet all ISO 7816, GSM11-11, and EMV 2000 requirements. For the 1.8V card, the maximum
rise time and fall time is 10ns.
Note 5:
Parameter is guaranteed to meet all ISO 7816, GSM11-11, and EMV 2000 requirements. For the 1.8V card, the minimimum
slew rate is 0.05V/µs and the maximum slew rate is 0.5V/µs.
DS8023
Smart Card Interface
Pin Description
PINNAMEFUNCTION

1, 2 CLKDIV1,
CLKDIV2
Clock Divider. Determines the divided-down input clock frequency (presented at XTAL1 or from a
crystal at XTAL1 and XTAL2) on the CLK output pin. Dividers of 1, 2, 4, and 8 are available.
3 5V/3V
5V/3V Selection Pin. Allows selection of 5V or 3V for communication with an IC card. Logic-high
selects 5V operation; logic-low selects 3V operation. See Table 3 for a complete description of
choosing card voltages.
4 PGND Analog Ground
5, 7 CP2, CP1 Step-Up Converter Contact. Charge-pump capacitor. Connect a 100nF capacitor (ESR < 100mĀ)
between CP1 and CP2.
6 VDDA Charge-Pump Supply. Must be equal to or higher than VDD. Connect a supply of at least 3.0V.
8 VUP Charge-Pump Output. Connect a 100nF capacitor (ESR < 100mĀ) between VUP and GND. PRESCard Presence Indicator. Active-low card presence inputs. When the presence indicator becomes
active, a debounce timeout begins. After 8ms (typ) the OFF signal becomes active.
10 PRES Card Presence Indicator. Active-high card presence inputs. When the presence indicator becomes
active, a debounce timeout begins. After 8ms (typ) the OFF signal becomes active.
11 I/O Smart Card Data-Line Output. Card data communication line, contact C7.
12, 13 AUX2,
AUX1
Smart Card Auxiliary Line (C4, C8) Output. Data line connected to card reader contacts C4 (AUX1)
and C8 (AUX2).
14 CGND Smart Card Ground
15 CLK Smart Card Clock. Card clock, contact C3.
16 RST Smart Card Reset. Card reset output from contact C2.
17 VCCSmart Card Supply Voltage. Decouple to CGND (card ground) with 2 x 100nF or 100 + 220nF
capacitors (ESR < 100m).
18 1_8V 1.8V Operation Selection. Active-high selection for 1.8V smart card communication. An active-high
signal on this pin overrides any setting on the 5V/3V pin. CMDVCC Activation Sequence Initiate. Active-low input from host.
20 RSTIN Card Reset Input. Reset input from the host.
21 VDD Supply Voltage
22 GND Digital Ground OFF Status Output. Active-low interrupt output to the host. Use a 20k integrated pullup resistor to VDD.
24, 25 XTAL1,
XTAL2
Crystal/Clock Input. Connect an input from an external clock to XTAL1 or connect a crystal across
XTAL1 and XTAL2. For the low idle-mode current variant, an external clock must be driven on
XTAL1.
26 I/OIN I/O Input. Host-to-interface chip data I/O line.
27, 28 AUX1IN,
AUX2IN C4/C8 Input. Host-to-interface I/O line for auxiliary connections to C4 and C8.
DS8023
Smart Card Interface
Detailed Description

The DS8023 is an analog front-end for communicating
with 1.8V, 3V, and 5V smart cards. Using an integrated
charge pump, the DS8023 can operate from a single
input voltage. The device translates all communication
lines to the correct voltage level and provides power for
smart card operation. It can operate from a wide input
voltage range (3.0V to 6.0V) and provides an extremely
low-power stop mode, consuming only 10nA while in
stop mode. The DS8023 is very compatible with the
NXP TDA8024. Many applications can upgrade with
very minor hardware changes, and only need to add
support in software to activate the ultra-low-power stop
mode. (Note that the PORADJ pin is not present in the
DS8023. It is replaced by the 1_8V selection pin.)
Power Supply

The DS8023 can operate from a single supply or a dual
supply. The supply pins for the device are VDD, GND,
VDDA, and PGND. VDDshould be in the 2.7V to 6.0V
range, and is the supply for signals that interface with
the host controller. It should, therefore, be the same
supply as used by the host controller. All smart card
contacts remain inactive during power on or power off.
The internal circuits are kept in the reset state until VDD
reaches VTH2+ VHYS2and for the duration of the inter-
nal power-on reset pulse, tW. A deactivation sequence
is executed when VDDfalls below VTH2.
An internal charge pump and regulator generate the
3V or 5V card supply voltage (VCC). The charge pump
and regulator are supplied by VDDAand PGND. VDDA
should be connected to a minimum 3.0V (maximum
6.0V) supply and should be at a potential that is equal
to or higher than VDD.
The charge pump operates in a 1x (voltage follower) or
2x (voltage doubler) mode depending on the input
VDDAand the selected card voltage (5V or 3V).For 5V cards, the DS8023 operates in a 1x mode
for VDDA> 5.8V and in a 2x mode for VDDA< 5.8V.For 3V cards, the DS8023 operates in a 1x mode
for VDDA> 4.1V and in a 2x mode for VDDA< 4.1V.For 1.8V cards, the DS8023 operates in a 1x mode
for VDDA> 2.9V and in a 2x mode for VDDA< 2.9V.
Voltage Supervisor

The voltage supervisor monitors the VDDsupply. A
220µs reset pulse (tW) is used internally to keep the
device inactive during power on or power off of the VDD
supply. See Figure 2.
TEMPERATURE
MONITOR
CARD VOLTAGE
GENERATOR
AND
CHARGE PUMP
CLOCK
GENERATION
CONTROL
SEQUENCER
POWER-SUPPLY
SUPERVISOR
I/O TRANSCEIVER
VDD
GND
VDDA
PGND
CP1
CP2
VUP
VCC
XTAL1
XTAL2
CLKDIV1
CLKDIV2
1_8V
5V/3V
CMDVCC
RSTIN
CGND
RST
CLK
I/O
AUX1
AUX2
OFFPRES
PRES
I/OIN
AUX1IN
AUX2IN
DS8023
Figure 1. Functional Diagram
VDD
ALARM
(INTERNAL SIGNAL)
POWER ONtW
POWER OFF
VTH2 + VHYS2
VTH2
SUPPLY DROPOUT
DS8023
Smart Card Interface

The DS8023 card interface remains inactive no matter
the levels on the command lines until duration tWafter
VDDhas reached a level higher than VTH2+ VHYS2.
When VDDfalls below VTH2, the DS8023 executes a
card deactivation sequence if its card interface is active.
Clock Circuitry

The clock signal from the DS8023 to the smart card
(CLK) is generated from the clock input on XTAL1 or
from a crystal operating at up to 20MHz connected
between pins XTAL1 and XTAL2. The inputs CLKDIV1
and CLKDIV2 determine the frequency of the CLK sig-
nal, which can be fXTAL, fXTAL/2, fXTAL/4, or fXTAL/8.
Table 1 shows the relationship between CLKDIV1 and
CLKDIV2 and the frequency of CLK.
Do not change the state of pins CLKDIV1 and CLKDIV2
simultaneously; a delay of 10ns minimum between
changes is required. The minimum duration of any state
of CLK is 8 periods of XTAL1.
The hardware in the DS8023 guarantees that the fre-
quency change is synchronous. During a transition of
the clock divider, no pulse is shorter than 45% of the
smallest period, and the clock pulses before and after
the instant of change have the correct width.
To achieve a 45% to 55% duty factor on pin CLK when
no crystal is present, the input signal on XTAL1 should
have a 48% to 52% duty factor. Transition time on
XTAL1 should be less than 5% of the period.
With a crystal, the duty factor on pin CLK may be 45%
to 55% depending on the circuit layout and on the crys-
tal characteristics and frequency.
The DS8023 crystal oscillator runs when the device is
powered up. If the crystal oscillator is used or the clock
pulse on pin XTAL1 is permanent, the clock pulse is
applied to the card at time t4(see Figures 7 and 8). If
the signal applied to XTAL1 is controlled by the host
microcontroller, the clock pulse is applied to the card
when it is sent by the system microcontroller (after
completion of the activation sequence).
I/O Transceivers

The three data lines I/O, AUX1, and AUX2 are identical.
This section describes the characteristics of I/O and
I/OIN, but also applies to AUX1, AUX1IN, AUX2, and
AUX2IN.
I/O and I/OIN are pulled high with an 11kΩresistor (I/O
to VCCand I/OIN to VDD) in the inactive state. The first
side of the transceiver to receive a falling edge
becomes the master. When the master is decided, the
opposite side switches to slave mode, ignoring subse-
quent edges until the master releases. After a time delay
tD(EDGE), an n transistor on the slave side is turned on,
thus transmitting the logic 0 present on the master side.
When the master side asserts a logic 1, a p transistor
on the slave side is activated during the time delay,
tPU, and then both sides return to their inactive (pulled
up) states. This active pullup provides fast low-to-high
transitions. After the duration of tPU, the output voltage
depends only on the internal pullup resistor and the
load current. Current to and from the card I/O lines is
limited internally to 15mA. The maximum frequency on
these lines is 1MHz.
Inactive Mode

The DS8023 powers up with the card interface in the
inactive mode. Minimal circuitry is active while waiting
for the host to initiate a smart card session.All card contacts are inactive (approximately 200Ω
to GND).Pins I/OIN, AUX1IN, and AUX2IN are in the high-
impedance state (11kΩpullup resistor to VDD).Voltage generators are stopped.XTAL oscillator is running (if included in the device).Voltage supervisor is active.The internal oscillator is running at its low frequency.
Activation Sequence

After power-on and the reset delay, the host microcon-
troller can monitor card presence with signals OFFand
CMDVCC, as shown in Table 2.Table 1. Clock Frequency Selection
CLKDIV1CLKDIV2fCLK

0 0 fXTAL/8
0 1 fXTAL/4
1 1 fXTAL/2
1 0 fXTAL
Table 2. Card Presence Indication

OFFCMDVCCSTATUS
High High Card present.
Low High Card not present.
DS8023
Smart Card Interface

When a card is inserted into the reader (if PRES is
active), the host microcontroller can begin an activation
sequence (start a card session) by pulling CMDVCC
low. The following events form an activation sequence
(Figure 3):Host: CMDVCCis pulled low.DS8023: The internal oscillator changes to high
frequency (t0).DS8023: The voltage generator is started simulta-
neously (t1= t0).DS8023: Raise VCCfrom 0 to 5V, 3V, or 1.8V with
a controlled slope (t2= t1+ 1.5 ×T). T is 64 times
the internal oscillator period (approximately 25µs).DS8023: I/O, AUX1, and AUX2 are enabled
(t3= t1+ 4T).DS8023: The CLK signal is applied to the C3 con-
tact (t4).DS8023: RST is enabled simulataneously (t5= t4=
t11+ 7T).
An alternate sequence allows the application to control
when the clock is applied to the card.Host: Set RSTIN high.Host: Set CMDVCClow.Host: Set RSTIN low between t3and t5; CLK will now
start.DS8023: RST stays low until t5, then RST becomes
the copy of RSTIN.DS8023: RSTIN has no further effect on CLK after t5.
If the applied clock is not needed, set CMDVCClow
with RSTIN low. In this case, CLK starts at t3(minimum
200ns after the transition on I/O, see Figure 4); after t5,
RSTIN can be set high to obtain an answer to request
(ATR) from an inserted smart card. Do not perform acti-
vation with RSTIN held permanently high.
ATR
CMDVCC
RST
RSTIN
CLK
VCC
I/O
I/OINt1t2t3t4t5 = tACT
Figure 3. Activation Sequence Using RSTIN and CMDVCC
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED