IC Phoenix
 
Home ›  AA34 > ADP3413JR,Dual Bootstrapped MOSFET Driver with Output Disable
ADP3413JR Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
ADP3413JRADN/a1423avaiDual Bootstrapped MOSFET Driver with Output Disable


ADP3413JR ,Dual Bootstrapped MOSFET Driver with Output DisableSpecifications subject to change without notice.–2– REV. 0ADP3413ABSOLUTE MAXIMUM RATINGS* ORDERING ..
ADP3414JR ,Dual Bootstrapped MOSFET DriverSPECIFICATIONSAParameter Symbol Conditions Min Typ Max UnitSUPPLYSupply Voltage Range VCC 4.15 7.5 ..
ADP3414JR-REEL ,Dual Bootstrapped MOSFET DriverSpecifications subject to change without notice.–2– REV. AADP3414ABSOLUTE MAXIMUM RATINGS* ORDERING ..
ADP3414JRZ ,Dual Bootstrapped MOSFET DriverGENERAL DESCRIPTIONThe ADP3414 is a dual MOSFET driver optimized for drivingtwo N-channel MOSFETs w ..
ADP3415KRM-REEL ,Dual MOSFET Driver with BootstrappingSPECIFICATIONSA CC BSTParameter Symbol Conditions Min Typ Max UnitSUPPLY (VCC)Supply Voltage Range ..
ADP3415KRM-REEL ,Dual MOSFET Driver with BootstrappingSpecifications subject to change without notice.REV. PrA–2–PRELIMINARY TECHNICAL DATAADP3415PIN FUN ..
AK4522VF , 20BIT STEREO ADC & DAC
AK4522VF , 20BIT STEREO ADC & DAC
AK4523VF , 20BIT STEREO ADC & DAC
AK4524VF , 24Bit 96kHz Audio CODEC
AK4524VF , 24Bit 96kHz Audio CODEC
AK4538VN , 16Bit DS CODEC with MIC/HP/SPK-AMP


ADP3413JR
Dual Bootstrapped MOSFET Driver with Output Disable
REV.0
Dual Bootstrapped MOSFET Driver
with Output Disable
FUNCTIONAL BLOCK DIAGRAM
VCC
BST
DRVH
DRVL
PGND
FEATURES
All-In-One Synchronous Buck Driver
Bootstrapped High-Side Drive
One PWM Signal Generates Both Drives
Anticross-Conduction Protection Circuitry
Pulse-by-Pulse Disable Control
APPLICATIONS
Multiphase Desktop CPU Supplies
Mobile Computing CPU Core Power Converters
Single-Supply Synchronous Buck Converters
Standard-to-Synchronous Converter Adaptations
GENERAL DESCRIPTION

The ADP3413 is a dual MOSFET driver optimized for driving
two N-channel MOSFETs which are the two switches in a
nonisolated synchronous buck power converter. Each of the
drivers is capable of driving a 3000pF load with a 20ns propa-
gation delay and a 30ns transition time. One of the drivers can
be bootstrapped, and is designed to handle the high-voltage
slew rate associated with “floating” high-side gate drivers.
The ADP3413 includes overlapping drive protection (ODP)
to prevent shoot-through current in the external MOSFETs.
The OD pin provides high speed control to quickly turn off
both gate drives.
The ADP3413 is specified over the commercial temperature
range of 0°C to 70°C and is available in an 8-lead SOIC package.
Figure 1.General Application Circuit
ADP3413–SPECIFICATIONS1
NOTESAll limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods.Logic inputs meet typical CMOS I/O conditions for source/sink current (~1 µA).AC specifications are guaranteed by characterization, but not production tested.For propagation delays, “tpdh” refers to the specified signal going high; “tpdl” refers to it going low.
Specifications subject to change without notice.
(TA = 0�C to 70�C, VCC = 7 V, BST = 4 V to 26 V, OD > 2 V, unless otherwise noted.)
PIN CONFIGURATION
ABSOLUTE MAXIMUM RATINGS*

VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +8 V
BST . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +30 V
BST to SW . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +8 V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –5.0 V to +25 V
OD, IN . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to VCC + 0.3 V
Operating Ambient Temperature Range . . . . . . . 0°C to 70°C
Operating Junction Temperature Range . . . . . . 0°C to 125°C
θJA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 155°C/W
θJC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40°C/W
Storage Temperature Range . . . . . . . . . . . . –65°C to +150°C
Lead Temperature (Soldering, 10 sec) . . . . . . . . . . . . . 300°C
*This is a stress rating only; operation beyond these limits can cause the device to
be permanently damaged. Unless otherwise specified, all voltages are referenced
to PGND.
CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000V readily
accumulate on the human body and test equipment and can discharge without detection. Although
the ADP3413 features proprietary ESD protection circuitry, permanent damage may occur on
devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are
recommended to avoid performance degradation or loss of functionality.
PIN FUNCTION DESCRIPTIONS
ORDERING GUIDE
ADP3413
Figure 2.Nonoverlap Timing Diagram (Timing Is Referenced to the 90% and 10% Points Unless Otherwise Noted)
Figure 3.Output Disable Timing Diagram
TPC 1.DRVH Fall and DRVL Rise
Times
TPC 4.DRVH and DRVL Fall Times
vs. Temperature
TPC 7.Supply Current vs.
Frequency
TPC 2.DRVL Fall and DRVH Rise
Times
TPC 5.DRVH and DRVL Rise Times
vs. Load Capacitance
TPC 8.Supply Current vs.
Temperature
TPC 3.DRVH and DRVL Rise Times
vs. Temperature
TPC 6.DRVH and DRVL Fall Times
vs. Load Capacitance
ADP3413
THEORY OF OPERATION

The ADP3413 is a dual MOSFET driver optimized for driving
two N-channel MOSFETs in a synchronous buck converter
topology. A single PWM input signal is all that is required to
properly drive the high-side and the low-side FETs. Each driver
is capable of driving a 3 nF load.
A more detailed description of the ADP3413 and its features
follows. Refer to the Functional Block Diagram.
Low-Side Driver

The low-side driver is designed to drive low RDS(ON) N-channel
MOSFETs. The maximum output resistance for the driver is
3.5 Ω for sourcing and 2.5 Ω for sinking gate current. The
low output resistance allows the driver to have 30 ns rise
and fall times into a 3 nF load. The bias to the low-side driver is
internally connected to the VCC supply and PGND.
When the driver is enabled, the driver’s output is 180 degrees
out of phase with the PWM input. When the ADP3413 is dis-
abled, the low-side gate is held low.
High-Side Driver

The high-side driver is designed to drive a floating low RDS(ON)
N-channel MOSFET. The maximum output resistance for the
driver is 3.5 Ω for sourcing and 2.5 Ω for sinking gate cur-
rent. The low output resistance allows the driver to have 30 ns
rise and fall times into a 3 nF load. The bias voltage for the
high-side driver is developed by an external bootstrap supply
circuit, which is connected between the BST and SW pins.
The bootstrap circuit comprises a diode, D1, and bootstrap
capacitor, CBST. When the ADP3413 is starting up, the SW pin
is at ground, so the bootstrap capacitor will charge up to VCC
through D1. When the PWM input goes high, the high-side
driver will begin to turn the high-side MOSFET, Q1, ON by
pulling charge out of CBST. As Q1 turns ON, the SW pin will
rise up to VIN, forcing the BST pin to VIN + VC(BST), which is
enough gate to source voltage to hold Q1 ON. To complete the
cycle, Q1 is switched OFF by pulling the gate down to the volt-
age at the SW pin. When the low-side MOSFET, Q2, turns
ON, the SW pin is pulled to ground. This allows the bootstrap
capacitor to charge up to VCC again.
The high-side driver’s output is in phase with the PWM input.
When the driver is disabled, the high-side gate is held low.
Overlap Protection Circuit

The Overlap Protection Circuit (OPC) prevents both of the main
power switches, Q1 and Q2, from being ON at the same time.
This is done to prevent shoot-through currents from flowing
through both power switches and the associated losses that can
occur during their ON-OFF transitions. The Overlap Protection
Circuit accomplishes this by adaptively controlling the delay from
Q1’s turn OFF to Q2’s turn ON, and by internally setting the
delay from Q2’s turn OFF to Q1’s turn ON.
To prevent the overlap of the gate drives during Q1’s turn OFF
and Q2’s turn ON, the overlap circuit monitors the voltage at the
SW pin. When the PWM input signal goes low, Q1 will begin to
turn OFF (after a propagation delay), but before Q2 can turn ON
the overlap protection circuit waits for the voltage at the SW pin
to fall from VIN to 1 V. Once the voltage on the SW pin has fallen
To prevent the overlap of the gate drives during Q2’s turn OFF
and Q1’s turn ON, the overlap circuit provides a internal delay
that is set to 50 ns. When the PWM input signal goes high, Q2
will begin to turn OFF (after a propagation delay), but before
Q1 can turn ON the overlap protection circuit waits for the
voltage at DRVL to drop to around 10% of VCC. Once the
voltage at DRVL has reached the 10% point, the overlap protec-
tion circuit will wait for a 20 ns typical propagation delay. Once
the delay period has expired, Q1 will begin turn ON.
Output Disable

The disable input is used to turn off the buck converter. If the
circuits running off of the buck converter are not needed, the
ADP3413 can be shutdown to conserve power. When the OD
pin is low, the ADP3413 is disabled. The DRVH and DRVL
outputs are forced low, turning the buck converter OFF.
APPLICATION INFORMATION
Supply Capacitor Selection

For the supply input (VCC) of the ADP3413, a local bypass
capacitor is recommended to reduce the noise and to supply some
of the peak currents drawn. Use a 1µF, low ESR capacitor.
Multilayer ceramic chip (MLCC) capacitors provide the best
combination of low ESR and small size and can be obtained from
the following vendors:
MurataGRM235Y5V106Z16www.murata.com
Taiyo-
YudenEMK325F106ZFwww.t-yuden.com
TokinC23Y5V1C106ZPwww.tokin.com
Keep the ceramic capacitor as close as possible to the ADP3413.
Bootstrap Circuit

The bootstrap circuit uses a charge storage capacitor (CBST) and a
Schottky diode, as shown in Figure 1. Selection of these compo-
nents can be done after the high-side MOSFET has been chosen.
The bootstrap capacitor must have a voltage rating that is able
to handle the maximum battery voltage plus 5 volts. A minimum
50 V rating is recommended. The capacitance is determined
using the following equation:
where, QGATE is the total gate charge of the high-side MOSFET,
and ∆VBST is the voltage droop allowed on the high-side MOSFET
drive. For example, the IRF7811 has a total gate charge of about
20 nC. For an allowed droop of 200 mV, the required boot-
strap capacitance is 100 nF. A good quality ceramic capacitor
should be used.
A Schottky diode is recommended for the bootstrap diode due
to its low forward drop, which maximizes the drive available for
the high-side MOSFET. The bootstrap diode must have a mini-
mum 40 V rating to withstand the maximum battery voltage
plus 5 V. The average forward current can be estimated by:
where fMAX is the maximum switching frequency of the control-
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED