IC Phoenix
 
Home ›  7721 > 74LV03D,Quad 2-input NAND gate
74LV03D Fast Delivery,Good Price
Part Number:
If you need More Quantity or Better Price,Welcom Any inquiry.
We available via phone +865332716050 Email
Partno Mfg Dc Qty AvailableDescript
74LV03DPHN/a171avaiQuad 2-input NAND gate
74LV03DPHIN/a1318avaiQuad 2-input NAND gate
74LV03DPHILIPSN/a47500avaiQuad 2-input NAND gate


74LV03D ,Quad 2-input NAND gateapplications: 1.0 to 3.6VThe 74LV03 provides the 2–input NAND function.• Accepts TTL input levels b ..
74LV03D ,Quad 2-input NAND gateINTEGRATED CIRCUITS74LV03Quad 2-input NAND gateProduct specification 1998 Apr 20Supersedes data of ..
74LV03D ,Quad 2-input NAND gateapplications, these devices must have a pull–upresistor to establish a logic HIGH level.• Level shi ..
74LV04A , HEX INVERTERS
74LV04D ,Hex inverterPIN CONFIGURATION LOGIC SYMBOL1A 114 V1 1A 1Y 2CC1Y 213 6A3 2A 2Y 42A 3 12 6Y2Y 4 11 5A65 3A 3Y3A 5 ..
74LV04D ,Hex inverterapplications: 1.0 V to 3.6 V■ Accepts TTL input levels between V = 2.7 V and V = 3.6 VCC CC■ Typica ..
7MBI40N-120 ,IGBT(1200V/40A)IGBT MODULE ( N series )n n n n Outline Drawing• • • • • • Overcurrent Limiting Function( 4 ~ 5 Tim ..
7MBP100RA060 ,Intelligent Power Module
7MBP100RA120 ,IGBT-IPM(1200V/100A)
7MBP150RA060 ,Intelligent Power Module
7MBP150RA120 ,IGBT-IPM(1200V/150A)
7MBP25RA120 ,IGBT-IPM(1200V/25A)


74LV03D
Quad 2-input NAND gate
Product specification
Supersedes data of 1997 Mar 28
IC24 Data Handbook
1998 Apr 20
Philips Semiconductors Product specification
74LV03Quad 2-input NAND gate
FEATURES
Wide operating voltage: 1.0 to 5.5V Optimized for Low Voltage applications: 1.0 to 3.6V Accepts TTL input levels between VCC = 2.7V and VCC = 3.6V Typical VOLP (output ground bounce)  0.8V @ VCC = 3.3V,
Tamb = 25°C Typical VOHV (output VOH undershoot)  2V @ VCC = 3.3V,
Tamb = 25°C Level shifter capability Output capability: standard (open drain) ICC category: SSI
DESCRIPTION

The 74LV03 is a low–voltage Si–gate CMOS device and is pin and
function compatible with 74HC/HCT03.
The 74LV03 provides the 2–input NAND function.
The 74LV03 has open–drain N–transistor outputs, which are not
clamped by a diode connected to VCC. In the OFF–state, i.e. when
one input is LOW, the output may be pulled to any voltage between
GND and VOmax. This allows the device to be used as a
LOW–to–HIGH or HIGH–to–LOW level shifter. For digital operation
and OR–tied output applications, these devices must have a pull–up
resistor to establish a logic HIGH level.
QUICK REFERENCE DATA

GND = 0V; Tamb = 25°C; tr =tf 2.5 ns
NOTES:

1CPD is used to determine the dynamic power dissipation (PD in μW)
PD = CPD  VCC 2 x fi  (CL  VCC 2  fo) where:
fi = input frequency in MHz; CL = output load capacitance in pF;
fo = output frequency in MHz; VCC = supply voltage in V;
 (CL  VCC 2  fo) = sum of the outputs. The condition is VI = GND to VCC The given value of CPD is obtained with : CL = 0 pF and RL = ∞
ORDERING INFORMATION
PIN DESCRIPTION
FUNCTION TABLE
NOTES:

H = HIGH voltage level
L = LOW voltage level
Z = High impedance OFF-state
Philips Semiconductors Product specification
74LV03Quad 2-input NAND gate
PIN CONFIGURATION
LOGIC SYMBOL (IEEE/IEC)
LOGIC SYMBOL
LOGIC DIAGRAM
Philips Semiconductors Product specification
74LV03Quad 2-input NAND gate
RECOMMENDED OPERATING CONDITIONS
NOTES:
The LV is guaranteed to function down to VCC = 1.0V (input levels GND or VCC); DC characteristics are guaranteed from VCC = 1.2V to VCC = 5.5V.
ABSOLUTE MAXIMUM RATINGS1, 2

In accordance with the Absolute Maximum Rating System (IEC 134)
Voltages are referenced to GND (ground = 0V)
NOTES:
Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
Philips Semiconductors Product specification
74LV03Quad 2-input NAND gate
DC CHARACTERISTICS

Over recommended operating conditions voltages are referenced to GND (ground = 0V)
NOTES:
All typical values are measured at Tamb = 25°C. The maximum operating output voltage (VO(max)) is 6.0V.
Philips Semiconductors Product specification
74LV03Quad 2-input NAND gate
AC CHARACTERISTICS FOR 74LV03

GND = 0V; tr = tf ≤ 2.5ns; CL = 50pF; RL = 1KΩ
NOTE:
Unless otherwise stated, all typical values are at Tamb = 25°C. Typical value measured at VCC = 3.3V. Typical value measured at VCC = 5.0V.
AC WAVEFORMS

VM = 1.5V at VCC � 2.7V � 3.6V
VM = 0.5V * VCC at VCC � 2.7V and � 4.5V
VOL and VOH are the typical output voltage drop that occur with the
output load.
VX = VOL + 0.3V at VCC � 2.7V and � 3.6V
VX = VOL + 0.1 * VCC at VCC � 2.7V and � 4.5V
Figure 1. Input (nA, nB) to output (nY) propagation delays.
TEST CIRCUIT
Figure 2. Load circuitry for switching times
ic,good price


TEL:86-533-2716050      FAX:86-533-2716790
   

©2020 IC PHOENIX CO.,LIMITED